

## 2.4 GHz low pass filter matched to STM32WBA52, STM32WBA54, and STM32WBA55

### Features



Chip scale package on glass 6 bumps

Pin-out top diagram (top view - bumps down)



- Integrated impedance matching to
  - STM32WBA52CxUx, STM32WBA54CxUx, and STM32WBA55CxUx in UFQFPN48 package
  - STM32WBA52KxUx, STM32WBA54KxUx, and STM32WBA55KxUx in UFQFPN32 package
- 50 Ω nominal impedance on antenna side
- Deep rejection harmonics filter
- Low insertion loss
- Small footprint
- Low profile ≤ 630 μm after reflow
- High RF performances
- RF BOM and area reduction
- ECOPACK2 compliant component

### Applications

- Bluetooth 5
- OpenThread
- Zigbee®
- IEEE 802.15.4

#### Product status link

[MLPF-WB-04D3](#)

### Description

The MLPF-WB-04D3 integrates an impedance matching network and harmonics filter. The matching impedance network has been tailored to maximize the RF performances of STM32WBA52, STM32WBA54, and STM32WBA55.

The MLPF-WB-04D3 uses STMicroelectronics IPD technology on non-conductive glass substrate which optimizes RF performances.

## 1 Characteristics

**Table 1. Absolute ratings (T<sub>amb</sub> = 25 °C)**

| Symbol           | Parameter                                                                                         | Value       | Unit |
|------------------|---------------------------------------------------------------------------------------------------|-------------|------|
| P <sub>IN</sub>  | Input power RF <sub>IN</sub>                                                                      | 15          | dBm  |
| V <sub>ESD</sub> | ESD ratings human body model (JESD22-A114-C), all I/O one at a time while others connected to GND | 2000        | V    |
| T <sub>OP</sub>  | Operating temperature range                                                                       | -40 to +105 | °C   |

**Table 2. Impedances (T<sub>amb</sub> = 25 °C)**

| Symbol           | Parameter                            | Value |                          |      | Unit |
|------------------|--------------------------------------|-------|--------------------------|------|------|
|                  |                                      | Min.  | Typ.                     | Max. |      |
| Z <sub>IN</sub>  | STM32WBA5xxxx single-ended impedance | -     | Matched to STM32WBA5xxxx | -    | Ω    |
| Z <sub>OUT</sub> | Antenna impedance                    | -     | 50                       | -    | Ω    |

**Table 3. Electrical characteristics and RF performances (T<sub>amb</sub> = 25 °C)**

| Symbol            | Parameter                                  | Value                                  |      |      | Unit |
|-------------------|--------------------------------------------|----------------------------------------|------|------|------|
|                   |                                            | Min.                                   | Typ. | Max. |      |
| f                 | Frequency range                            | 2400                                   |      | 2500 | MHz  |
| IL                | Insertion loss  S <sub>21</sub>            |                                        | 1.0  | 1.2  | dB   |
| RL <sub>IN</sub>  | Input return loss  S <sub>11</sub>         | 18                                     | 24   |      | dB   |
| RL <sub>OUT</sub> | Output return loss  S <sub>22</sub>        | 18                                     | 29   |      | dB   |
| Att               | Harmonic rejection levels  S <sub>21</sub> | Attenuation at 2fo (4800 – 5000) MHz   | 59   | 66   |      |
|                   |                                            | Attenuation at 3fo (7200 – 7500) MHz   | 56   | 61   |      |
|                   |                                            | Attenuation at 4fo (9600 – 10000) MHz  | 38   | 51   |      |
|                   |                                            | Attenuation at 5fo (12000 – 12500) MHz | 38   | 40   |      |

## 1.1 RF measurement

**Figure 1. Transmission (dB)****Figure 2. Insertion loss (dB)****Figure 3. Input return loss (dB)****Figure 4. Output return loss (dB)****Figure 5. Attenuation 2f0 (dB)****Figure 6. Attenuation 3f0 (dB)**

**Figure 7. Attenuation 4f0 (dB)**



**Figure 8. Attenuation 5f0 (dB)**



## 2 Package information

In order to meet environmental requirements, ST offers these devices in different grades of **ECOPACK** packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: [www.st.com](http://www.st.com). ECOPACK is an ST trademark.

## 2.1 CSPG package information

**Figure 9. CSPG package outline (bottom view - bumps up)**



**Table 4. CSPG 6 bumps mechanical data**

| Ref. | Dimensions  |       |       |
|------|-------------|-------|-------|
|      | Millimeters |       |       |
|      | Min.        | Typ.  | Max.  |
| A    | 0.580       | 0.630 | 0.680 |
| A1   | 0.180       | 0.205 | 0.230 |
| A2   | 0.380       | 0.400 | 0.420 |
| b    | 0.230       | 0.255 | 0.280 |
| D    | 1.550       | 1.600 | 1.650 |
| D1   |             | 0.577 |       |
| D2   |             | 0.577 |       |
| E    | 0.950       | 1.000 | 1.050 |
| E1   |             | 0.500 |       |
| fD1  |             | 0.223 |       |
| fD2  |             | 0.223 |       |
| fE1  |             | 0.250 |       |
| fE2  |             | 0.250 |       |

**Figure 10. Marking**

Dot, ST logo  
 ECOPACK® Grade  
 xx = marking  
 z = manufacturing location  
 yww = datecode  
 (y = year  
 ww = week)


**Figure 11. Top view**

**Table 5. Pad description top view (pads down)**

| Pad ref | Pad name | Description   |
|---------|----------|---------------|
| A1      | IN       | STM32WBA5xxxx |
| A2      | GND4     | Ground        |
| A3      | OUT      | Antenna       |
| B1      | GND3     | Ground        |
| B2      | GND2     | Ground        |
| B3      | GND1     | Ground        |

**Figure 12. Tape and reel outline**


**Table 6. Tape and reel mechanical data**

| Ref | Dimensions  |      |      |
|-----|-------------|------|------|
|     | Millimeters |      |      |
|     | Min         | Typ  | Max  |
| A0  | 1.06        | 1.09 | 1.12 |
| B0  | 1.66        | 1.69 | 1.72 |
| D0  | 1.40        | 1.50 | 1.60 |
| F   | 3.45        | 3.50 | 3.55 |
| K0  | 0.69        | 0.72 | 0.75 |
| P0  | 3.90        | 4.00 | 4.10 |
| P1  | 1.95        | 2.00 | 2.05 |
| P2  | 1.95        | 2.00 | 2.05 |
| W   | 7.90        | 8.00 | 8.30 |

### 3 Recommendation on PCB assembly

#### 3.1 Land pattern

Figure 13. PCB land pattern recommendations



The RF transmission line between MLPF and antenna is dimensioned to 50 ohms characteristic impedance.  
 The RF transmission line between STM32 and MLPF is dimensioned to 63 ohms characteristic impedance.  
 These transmission line characteristics impedances have to be followed as close as possible.  
 Moreover, lines physical dimensions will have to be tuned according to specific PCB stack up, if different from the one presented in datasheet, to keep expected characteristic impedance values.  
 The ground plane on top layer is mandatory in front of the MLPF-WB-04D3, with shape and definition generating the best possible equipotentiality.  
 The drills density needs to be maximized near the MLPF-WB-04D3 area to ensure optimal RF performances.

Figure 14. PCB stack-up recommendations

| Layer | Name           | Material      | Thickness | Constant | Board Layer Stack |
|-------|----------------|---------------|-----------|----------|-------------------|
|       | Top Overlay    |               |           |          |                   |
|       | Top Solder     | Solder Resist | 0,70mil   | 4.2      |                   |
| 1     | Top Layer      |               | 1,60mil   |          |                   |
|       | Dielectric 1   | FR-4          | 3,00mil   | 3.7      |                   |
| 2     | Internal 1     |               | 1,20mil   |          |                   |
|       | Dielectric 3   |               | 50,00mil  | 4.5      |                   |
| 3     | Internal 2     |               | 1,20mil   |          |                   |
|       | Dielectric 2   |               | 3,00mil   | 3.7      |                   |
| 4     | Bottom Layer   |               | 1,60mil   |          |                   |
|       | Bottom Solder  | Solder Resist | 0,70mil   | 4.2      |                   |
|       | Bottom Overlay |               |           |          |                   |

  

| Symbol | Count     | Hole Size         | Plated | Hole Type | Drill Layer Pair         | Via/Pad | Pad Shape | Template | Description    |
|--------|-----------|-------------------|--------|-----------|--------------------------|---------|-----------|----------|----------------|
| □      | 616       | 11,81mil (0,30mm) | PTH    | Round     | Top Layer - Bottom Layer | Via     | Rounded   | (Mixed)  | c0hn100m105p-1 |
| ○      | 2         | 39,37mil (1,00mm) | NPTH   | Round     | Top Layer - Bottom Layer | Pad     | Rounded   |          |                |
|        | 618 Total |                   |        |           |                          |         |           |          |                |

Note: The thickness and constant are provided as a reference. It is recommended to make them as close as possible to the PCB stack-up recommendations.

### 3.2 Stencil opening design

**Figure 15. Footprint - 3 mils stencil - solder mask defined**



### 3.3 Solder paste

1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004.
2. "No clean" solder paste is recommended.
3. Offers a high tack force to resist component movement during high speed.
4. Use solder paste with fine particles: powder particle size 20-38  $\mu\text{m}$ .

### 3.4 Placement

1. Manual positioning is not recommended.
2. It is recommended to use the lead recognition capabilities of the placement system, not the outline centering.
3. Standard tolerance of  $\pm 0.05$  mm is recommended.
4. 1.0 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
5. To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
6. For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

### 3.5 PCB design preference

1. To control the solder paste amount, the closed via is recommended instead of open vias.
2. The position of tracks and open vias in the solder area should be well balanced. A symmetrical layout is recommended, to avoid any tilt phenomena caused by asymmetrical solder paste due to solder flow away.

### 3.6 Reflow profile

Figure 16. ST ECOPACK recommended soldering reflow profile for PCB mounting



**Note:** Minimize air convection currents in the reflow oven to avoid component movement.

**Note:** More information is available in the application note:

- [AN2348 Flip-Chip: "Package description and recommendations for use"](#)

## 4 Ordering information

**Table 7. Ordering information**

| Order code   | Marking | Package | Weight  | Base qty. | Delivery mode |
|--------------|---------|---------|---------|-----------|---------------|
| MLPF-WB-04D3 | UE      | CSPG    | 1.82 mg | 5000      | Tape and reel |

## Revision history

**Table 8. Document revision history**

| Date        | Revision | Changes                                                                                                    |
|-------------|----------|------------------------------------------------------------------------------------------------------------|
| 21-Sep-2023 | 1        | Initial release.                                                                                           |
| 25-Oct-2023 | 2        | Updated <a href="#">Figure 15</a> .                                                                        |
| 25-Jan-2024 | 3        | Inserted two STM32 product, STM32WBA54 and STM32WBA55. Minor text changes in <a href="#">Section 3.1</a> . |

**IMPORTANT NOTICE – READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to [www.st.com/trademarks](http://www.st.com/trademarks). All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2024 STMicroelectronics – All rights reserved