



Dear customer

ROHM Co., Ltd. ("ROHM"), on the 1st day of April, 2024,  
has absorbed into merger with 100%-owned subsidiary of LAMIS Technology Co., Ltd.

Therefore, all references to "LAMIS Technology Co., Ltd.", "LAMIS Technology"  
and/or "LAMIS" in this document shall be replaced with "ROHM Co., Ltd."  
Furthermore, there are no changes to the documents relating to our products other than  
the company name, the company trademark, logo, etc.

Thank you for your understanding.

ROHM Co., Ltd.  
April 1, 2024

# **RB-S22Q254TD20**

## **User's Manual**

---

Issue Date: March 30, 2021



Notes

- 1) The information contained herein is subject to change without notice.
- 2) When using LAPIS Technology Products, refer to the latest product information (data sheets, user's manuals, application notes, etc.), and ensure that usage conditions (absolute maximum ratings, recommended operating conditions, etc.) are within the ranges specified. LAPIS Technology disclaims any and all liability for any malfunctions, failure or accident arising out of or in connection with the use of LAPIS Technology Products outside of such usage conditions specified ranges, or without observing precautions. Even if it is used within such usage conditions specified ranges, semiconductors can break down and malfunction due to various factors. Therefore, in order to prevent personal injury, fire or the other damage from break down or malfunction of LAPIS Technology Products, please take safety at your own risk measures such as complying with the derating characteristics, implementing redundant and fire prevention designs, and utilizing backups and fail-safe procedures. You are responsible for evaluating the safety of the final products or systems manufactured by you.
- 3) Descriptions of circuits, software and other related information in this document are provided only to illustrate the standard operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. And the peripheral conditions must be taken into account when designing circuits for mass production. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, and other related information.
- 4) No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of LAPIS Technology or any third party with respect to LAPIS Technology Products or the information contained in this document (including but not limited to, the Product data, drawings, charts, programs, algorithms, and application examples, etc.). Therefore LAPIS Technology shall have no responsibility whatsoever for any dispute, concerning such rights owned by third parties, arising out of the use of such technical information.
- 5) The Products are intended for use in general electronic equipment (AV/OA devices, communication, consumer systems, gaming/entertainment sets, etc.) as well as the applications indicated in this document. For use of our Products in applications requiring a high degree of reliability (as exemplified below), please be sure to contact a LAPIS Technology representative and must obtain written agreement: transportation equipment (cars, ships, trains, etc.), primary communication equipment, traffic lights, fire/crime prevention, safety equipment, medical systems, servers, solar cells, and power transmission systems, etc. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising by using the Product for purposes not intended by us. Do not use our Products in applications requiring extremely high reliability, such as aerospace equipment, nuclear power control systems, and submarine repeaters, etc.
- 6) The Products specified in this document are not designed to be radiation tolerant.
- 7) LAPIS Technology has used reasonable care to ensure the accuracy of the information contained in this document. However, LAPIS Technology does not warrant that such information is error-free and LAPIS Technology shall have no responsibility for any damages arising from any inaccuracy or misprint of such information.
- 8) Please use the Products in accordance with any applicable environmental laws and regulations, such as the RoHS Directive. LAPIS Technology shall have no responsibility for any damages or losses resulting non-compliance with any applicable laws or regulations.
- 9) When providing our Products and technologies contained in this document to other countries, you must abide by the procedures and provisions stipulated in all applicable export laws and regulations, including without limitation the US Export Administration Regulations and the Foreign Exchange and Foreign Trade Act..
- 10) Please contact a ROHM sales office if you have any questions regarding the information contained in this document or LAPIS Technology's Products.
- 11) This document, in part or in whole, may not be reprinted or reproduced without prior consent of LAPIS Technology.

(Note) "LAPIS Technology" as used in this document means LAPIS Technology Co., Ltd.

Copyright 2021 LAPIS Technology Co., Ltd.

---

**LAPIS Technology Co.,Ltd.**

2-4-8 Shinyokohama, Kouhoku-ku, Yokohama 222-8575, Japan  
<https://www.lapis-tech.com/en/>

---

**Table of Contents**

|      |                                          |   |
|------|------------------------------------------|---|
| 1.   | Overview.....                            | 1 |
| 2.   | Operational notes.....                   | 1 |
| 3.   | Specification .....                      | 2 |
| 3.1. | SPVDD jumper pin, EXT through hall ..... | 2 |
| 3.2. | Jack .....                               | 2 |
| 3.3. | JP1 jumper terminal.....                 | 2 |
| 3.4. | R4,R5 land .....                         | 2 |
| 3.5. | CN1 connector .....                      | 3 |
| 3.6. | CN2 connector .....                      | 3 |
| 4.   | Appendix.....                            | 4 |
| 4.1. | PCB layout.....                          | 4 |
| 4.2. | BOM list, Schematic .....                | 5 |
| 5.   | Revision History.....                    | 7 |

## 1. Overview

This instruction manual is for the RB-S22Q254TD20 which is the reference board for ML22Q254 (hereinafter referred to as "Speech Synthesis LSIs").

This board can be combined with Sound Device Control Board 3 (hereinafter referred to as "SDCB3") to do the following:

- Voice playback by ML22Q254.
- Writing sound code data into ML22Q254.

## 2. Operational notes

The following describes the precautions to follow when handling the RB-S22Q254TD20.

- Turn off the power when attaching the RB-S22Q254TD20 to the SDCB3.
- Turn off the power when loading Speech Synthesis LSIs into the RB-S22Q254TD20. Pin 1 is the position of the board silk **▲** at the bottom left with respect to the socket opening. The Figure 1 shows the setting directions of Speech Synthesis LSIs.
- The ML22Q254 supply voltages 2.0 to 5.5V. Use the RB-S22Q254TD20 with a power supply voltage of 3.0 to 5.5V. When connecting to SDCB3, the power supply voltage of RB-S22Q254TD20 is 3.0V.
- Connect jack to the mono speaker.
- RB-S22Q254TD20 is a device used only by experts in R&D facilities for research and development purposes. RB-S22Q254TD20 is not intended to be used in mass-produced products or parts thereof.
- The information in this document is subject to change without notice due to product improvement and technological improvement. Prior to use, please ensure that the information is up to date.
- LAPIS Technology does not provide any RB-S22Q254TD20 support. Replace only in case of initial failure.



**Figure 1 Outline Diagram**

### 3. Specification

#### 3.1. SPVDD jumper pin, EXT through hall

SPVDD jumper pin is jumper pin that switch the connection of SPVDD pin of Speech Synthesis LSIs.

| SPVDD | Contents                                        |
|-------|-------------------------------------------------|
| CN1   | SPVDD pin is connected to 34pin of CN1.         |
| EXT   | SPVDD pin is connected to the EXT through hall. |

When supplying from SDCB3, set SPVDD jumper pin to CN1.

To supply from an external source, set SPVDD jumper pin to EXT and input SPVDD from the EXT through hole.



**Figure 2 SPVDD jumper pin, EXT through hall**

#### 3.2. Jack

Jack is a jack where the signal from SPP,SPM pins of Speech Synthesis LSIs is output. Connect a monaural speaker.

#### 3.3. JP1 jumper terminal

JP1 jumper terminal is a jumper terminal that enables or disables the signal input from CN1 (SDCB3) to the input pin (TEST1\_N, TEST0) of Speech Synthesis LSIs.

| JP1 terminal<br>Through hall | Contents                                                                            |
|------------------------------|-------------------------------------------------------------------------------------|
| Not connect                  | Enables: Signals are input from CN1 to the input pins of Speech Synthesis LSIs.     |
| Connect                      | Disables: No signals are input from CN1 to the input pins of Speech Synthesis LSIs. |

When connecting to a SDCB3 for use, not connect the through holes of the JP1 jumper terminal.

When using this board alone, connect the through holes of the JP1 jumper terminal.

When this board is shipped, there is no connection between the through holes of the JP1 jumper terminal.

#### 3.4. R4,R5 land

R4 is a pull up resistor mounting land for BUSYB pin of Speech synthesizer LSIs.

R5 is a pull down resistor mounting land for BUSYB pin of Speech synthesizer LSIs.

R4,R5 are not mounted at the time of shipment from this board.

BUSYB pin of Speech Synthesis LSIs select the pin status from CMOS output, Nch open drain output, Pch open drain output, and Hi-Z output according to Code Option setting. (Refer to Speech LSI Utility User's Manual.)

When using BUSYB pin with Nch open drain output, mount resistor (10kΩ or less, size:1608) to R4 on the back of the board.

When using BUSYB pin with Pch open drain output, mount resistor (1kΩ or less, size:1608) to R5 on the back of the board.



Figure 3 R4,R5 land

### 3.5. CN1 connector

CN1 connector is used to connect to SDCB3.

### 3.6. CN2 connector

CN2 connector is used to connect to the pins of Speech Synthesis LSIs.

| CN2<br>Pin No | LSI    |                     | I/O                 |                           |
|---------------|--------|---------------------|---------------------|---------------------------|
|               | Pin No | Pin Name            | SDCB3<br>connection | Single unit <sup>*2</sup> |
| 1             | 1      | SPP                 | O                   | O                         |
| 2             | 2      | SPM                 | O                   | O                         |
| 3             | 3      | SPGND               | O                   | I                         |
| 4             | 4      | SPVDD <sup>*1</sup> | O                   | I                         |
| 5             | 5      | BUSYB               | O                   | O                         |
| 6             | 6      | DGND                | O                   | I                         |
| 7             | 7      | VDDL                | O                   | O                         |
| 8             | 8      | DVDD <sup>*1</sup>  | O                   | I                         |
| 9             | 9      | NC                  | -                   | -                         |
| 10            | 10     | NC                  | -                   | -                         |
| 11            | 11     | NC                  | -                   | -                         |
| 12            | 12     | NC                  | -                   | -                         |
| 13            | 13     | CSB                 | O                   | I                         |
| 14            | 14     | SDA                 | O                   | I                         |
| 15            | 15     | SCL                 | O                   | I                         |
| 16            | 16     | TEST1_N             | O                   | I                         |
| 17            | 17     | TEST0               | O                   | I                         |
| 18            | 18     | NC                  | -                   | -                         |
| 19            | 19     | NC                  | -                   | -                         |
| 20            | 20     | RESET_N             | O                   | I                         |

\*1 Do not supply DVDD,SPVDD from CN2 when connecting SDCB3.

\*2 When using a single unit, connect the terminals of JP1 jumper terminal. (Refer to 3.3 JP1 jumper terminal.)



Figure 4 CN2 connectors hole pattern

## 4. Appendix

### 4.1. PCB layout

Figure 5 shows the RB-S22Q254TD20 PCB layout.



Figure 5 PCB layout

## 4.2. BOM list, Schematic

|    | Parts Number            | Symbol         | Contents                                 | Qty. | Vendor                           |
|----|-------------------------|----------------|------------------------------------------|------|----------------------------------|
| 1  | QTU-11925               | RB-S22Q254TD20 | PCB                                      | 1    | LAPIS Technology Co., Ltd.       |
| 2  | CGA3E1X7R1C105K080AC    | C1,C2,C3       | Ceramic Capacitor<br>1.0 $\mu$ F/16V X7R | 3    | TDK Corporation                  |
| 3  | CGA3E2X7R1E104K080AA    | C4,C5          | Ceramic Capacitor<br>0.1 $\mu$ F/25V X7R | 2    | TDK Corporation                  |
| 4  | HIF3FB-40DA-2.54DSA(71) | CN1            | 40pin Receptacle                         | 1    | Hirose Electric Co., Ltd.        |
| 5  | -                       | CN2            | Unmounted                                | 1    | -                                |
| 6  | -                       | CN3            | Unmounted                                | 1    | -                                |
| 7  | -                       | EXT            | Unmounted                                | 1    | -                                |
| 8  | MCR01MZPJ000            | J3,J4          | Resistor 0 $\Omega$                      | 2    | ROHM Co., Ltd.                   |
| 9  | -                       | J1,J2          | Unmounted                                | 2    | -                                |
| 10 | MJ-354A0                | JACK1          | 2-Conductor Miniature Jack               | 1    | MARUSHIN ELECTRIC MFG. Co., Ltd. |
| 11 | -                       | JP1            | Unmounted                                | 1    | -                                |
| 12 | MCR03EZPJ103            | R1,R2          | Resistor 10k $\Omega$ $\pm$ 5%           | 2    | ROHM Co., Ltd.                   |
| 13 | MCR03EZPJ104            | R3             | Resistor 100k $\Omega$ $\pm$ 5%          | 1    | ROHM Co., Ltd.                   |
| 14 | -                       | R4,R5          | Unmounted                                | 2    | -                                |
| 15 | A2-3PA-2.54DSA(71)      | SPVDD          | 3pin Pin Header                          | 1    | Hirose Electric Co., Ltd.        |
| 16 | IC51-0202-779           | U1             | TSSOP20 Socket                           | 1    | YAMAICHI ELECTRONICS Co., Ltd.   |
| 17 | TC7W53FU                | U2,U3          | 2-Channel Multiplexer/Demultiplexer      | 2    | Toshiba Corporation              |
| 18 | HIF3GA-2.54SP           | -              | Short Pin                                | 1    | Hirose Electric Co., Ltd.        |



## 5. Revision History

| Document No.    | Issue Date     | Page             |             | Description    |
|-----------------|----------------|------------------|-------------|----------------|
|                 |                | Previous Edition | New Edition |                |
| FEBL22Q254RB-01 | March 30, 2021 | –                | –           | First edition. |