

## CS2000\_CS2200 to CS2500 Migration

### Introduction

The Cirrus Logic CS2000/CS2200 and CS2500 are high-performance clocking devices. The devices are identical in size, as well as pin layout & locations. The CS2500 can be placed onto the same PCB footprint as the CS2000/CS2200.

The CS2500 has a similar feature set to the CS2000/CS2200 and includes several improvements and optimizations, which are described in this document. The CS2500 can be used with existing control software as the register map is identical to the CS2000/CS2200.

The CS2500 is available in commercial-grade 10-pin TSSOP package for operation from  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ . It is also available in the AEC-Q100-qualified grade-2 package for operation from  $-40^{\circ}\text{C}$  to  $+105^{\circ}\text{C}$ .

### Table of Contents

|     |                                  |   |
|-----|----------------------------------|---|
| 1   | Package.....                     | 1 |
| 2   | Features Overview .....          | 2 |
| 3   | Device Performance .....         | 2 |
| 4   | Register Map.....                | 2 |
| 5   | I2C/SPI Control Port.....        | 3 |
| 6   | Power Supply .....               | 3 |
| 7   | Additional CS2500 features ..... | 3 |
| 7.1 | Holdover Mode .....              | 3 |
| 7.2 | Freezable Fields .....           | 3 |
| 7.3 | Software Reset .....             | 3 |
| 8   | Revision History.....            | 3 |

### 1 Package

The CS2000, CS2200, and CS2500 are supplied in similar packages as shown in Table 1. For further information, refer to the respective datasheets.

Table 1 Package Description

| Device        | Number of Pins | Package Type | Typical Package Dimensions    |
|---------------|----------------|--------------|-------------------------------|
| CS2000/CS2200 | 10             | 10L-MSOP     | Refer to respective datasheet |
| CS2500        | 10             | 10L-TSSOP    | Refer to datasheet            |

## 2 Features Overview

An overview of the CS2000, CS2200, and CS2500 features is provided in Table 2.

**Table 2 Features Overview**

| Description                                                                                                                                                                                          | CS2000                    | CS2200                    | CS2500                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|
| Clock synthesizer incorporating delta-sigma fractional-N analog PLL. Generates low-jitter 6–75 MHz clock from 8–75 MHz timing reference.                                                             | 8–56 MHz timing reference | 8–56 MHz timing reference | 8–75 MHz timing reference |
| Fractional clock multiplier and jitter reduction using hybrid analog/digital PLL. Generates low-jitter 6–75 MHz clock, synchronized to 50 Hz–30 MHz low-quality or intermittent frequency reference. | ✓                         | —                         | ✓                         |
| Flexible timing reference source – external clock or external crystal.                                                                                                                               | ✓                         | ✓                         | ✓                         |
| Clock-skipping mode – clock output maintained through short interruptions to timing reference.                                                                                                       | ✓                         | —                         | ✓                         |
| Holdover mode – glitchless clock output maintained indefinitely on interruption of timing reference.                                                                                                 | —                         | —                         | ✓                         |
| Software reset                                                                                                                                                                                       | —                         | —                         | ✓                         |

## 3 Device Performance

A summary of the CS2000, CS2200, and CS2500 performance is provided in Table 3.

**Table 3 Device Performance**

| Description                                   | CS2000                                                                                         | CS2200 | CS2500                                                                                         |
|-----------------------------------------------|------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------|
| Crystal frequency range                       | 8 – 50MHz                                                                                      |        | 8 – 50MHz                                                                                      |
| Reference (REF_CLK) frequency range           | 8 – 56MHz                                                                                      |        | 8 – 75MHz                                                                                      |
| Clock input (CLK_IN) frequency range          | 50 Hz – 30 MHz                                                                                 | N/A    | 50 Hz – 30MHz                                                                                  |
| Clock output (CLK_OUT) frequency range        | 6 – 75 MHz                                                                                     |        | 6 – 75MHz                                                                                      |
| CLK_OUT period jitter                         | 70 ps                                                                                          |        | 40 ps <sup>1</sup>                                                                             |
| CLK_OUT baseband TIE jitter (100 Hz – 40 kHz) | 50 ps                                                                                          |        | 50 ps <sup>1</sup>                                                                             |
| CLK_OUT wideband TIE jitter (100 Hz corner)   | 175 ps                                                                                         |        | 165 ps <sup>1</sup>                                                                            |
| PLL lock time – Multiplier Mode               | 100 clock periods (CLK_IN),<br>for $f_{CLK\_IN} < 200$ kHz<br>1 ms for $f_{CLK\_IN} > 200$ kHz | N/A    | 100 clock periods (CLK_IN),<br>for $f_{CLK\_IN} < 200$ kHz<br>1 ms for $f_{CLK\_IN} > 200$ kHz |
| PLL lock time – Synthesizer Mode              | 1 ms                                                                                           |        | 1 ms                                                                                           |
| Power supply current (unloaded)               | 40 mW (VDD=3.3V)                                                                               |        | 13.2 mW (VDD=3.3V) <sup>1</sup><br>7.2 mW (VDD=1.8V) <sup>1</sup>                              |
| I2C clock frequency                           | 100 kHz (max)                                                                                  |        | 400 kHz (max)                                                                                  |
| SPI clock frequency                           | 6 MHz (max)                                                                                    |        | 17.5 MHz (max)                                                                                 |

Note 1 (CS2500) – these are target performance specifications.

## 4 Register Map

The CS2500 register map is compatible with the register map of the CS2000/CS2200. The register map is 8-bit wide.

Note there are some minor differences in the register maps regarding Device Identification fields. Refer to AN0626R1 for further information.

## 5 I2C/SPI Control Port

The CS2500 control port enables I2C or SPI modes of operation, matching the behavior of the CS2000/CS2200. The CS2500 can be used with existing control software as the register map is identical to the CS2000/CS2200.

## 6 Power Supply

The CS2500 supports the same power-supply configuration as the CS2000/CS2200, as shown in Table 4. Additionally, the CS2500 can be powered from a 1.8 V supply. For further information, refer to the respective datasheet.

**Table 4 Power Supply**

| Power Domain    | CS2000/CS2200    | CS2500                                |
|-----------------|------------------|---------------------------------------|
| DC Power Supply | VDD (3.1 – 3.5V) | VDD (3.1 – 3.5V)<br>VDD (1.71 -1.89V) |

## 7 Additional CS2500 features

The CS2500 supports additional features to the CS2000/CS2200; these are described in the following sections.

### 7.1 Holdover Mode

The holdover function enables a valid clock output to be maintained under conditions where the reference is missing or unstable. If CLK\_IN is missing or unstable, the CS2500 freezes the dynamic PLL ratio at its current setting. The PLL remains locked and the CLK\_OUT signal continues without any glitch or interruption.

For further information, refer to Section 4.4.2 in the CS2500 datasheet.

### 7.2 Freezable Fields

The register map supports a number of freezable fields, as listed in Table 4-3 in the datasheet. If FREEZE\_EN is set, these fields are frozen to their current values regardless of any register writes. If a new value is written, the value is buffered and does not become effective until FREEZE\_EN is cleared. This feature can be used to update multiple fields simultaneously.

For further information, refer to Section 4.7.3.1 in the CS2500 datasheet.

### 7.3 Software Reset

A software reset is triggered by writing 0x5A to the SW\_RST field. A software reset causes the CS2500 control registers to be reset to their default states.

## 8 Revision History

**Revision History**

| Revision       | Changes                                                            |
|----------------|--------------------------------------------------------------------|
| R1<br>MAY 2024 | <ul style="list-style-type: none"> <li>Initial version.</li> </ul> |

---

### Contacting Cirrus Logic Support

For all product questions and inquiries, contact a Cirrus Logic Sales Representative.  
To find the one nearest you, go to [www.cirrus.com](http://www.cirrus.com).

---

#### IMPORTANT NOTICE

The products and services of Cirrus Logic International (UK) Limited; Cirrus Logic, Inc.; and other companies in the Cirrus Logic group (collectively either "Cirrus Logic" or "Cirrus") are sold subject to Cirrus Logic's terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. Software is provided pursuant to applicable license terms. Cirrus Logic reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Cirrus Logic to verify that the information is current and complete. Testing and other quality control techniques are utilized to the extent Cirrus Logic deems necessary. Specific testing of all parameters of each device is not necessarily performed. In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Cirrus Logic is not liable for applications assistance or customer product design. The customer is solely responsible for its overall product design, end-use applications, and system security, including the specific manner in which it uses Cirrus Logic components. Certain uses or product designs may require an intellectual property license from a third party. Features and operations described herein are for illustrative purposes only and do not constitute a suggestion or instruction to adopt a particular product design or a particular mode of operation for a Cirrus Logic component.

CIRRUS LOGIC PRODUCTS ARE NOT DESIGNED, TESTED, INTENDED OR WARRANTED FOR USE (1) WITH OR IN IMPLANTABLE PRODUCTS OR FDA/MHRA CLASS III (OR EQUIVALENT CLASSIFICATION) MEDICAL DEVICES, OR (2) IN ANY PRODUCTS, APPLICATIONS OR SYSTEMS, INCLUDING WITHOUT LIMITATION LIFE-CRITICAL MEDICAL EQUIPMENT OR SAFETY OR SECURITY EQUIPMENT, WHERE MALFUNCTION OF THE PRODUCT COULD CAUSE PERSONAL INJURY, DEATH, SEVERE PROPERTY DAMAGE OR SEVERE ENVIRONMENTAL HARM. INCLUSION OF CIRRUS LOGIC PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS LOGIC DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS LOGIC PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS LOGIC PRODUCTS IN SUCH A MANNER, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS LOGIC, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

This document is the property of Cirrus Logic, and you may not use this document in connection with any legal analysis concerning Cirrus Logic products described herein. No license to any technology or intellectual property right of Cirrus Logic or any third party is granted herein, including but not limited to any patent right, copyright, mask work right, or other intellectual property rights. Any provision or publication of any third party's products or services does not constitute Cirrus Logic's approval, license, warranty or endorsement thereof. Cirrus Logic gives consent for copies to be made of the information contained herein only for use within your organization with respect to Cirrus Logic integrated circuits or other products of Cirrus Logic, and only if the reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices and conditions (including this notice). This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale. This document and its information is provided "AS IS" without warranty of any kind (express or implied). All statutory warranties and conditions are excluded to the fullest extent possible. No responsibility is assumed by Cirrus Logic for the use of information herein, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. Cirrus Logic, Cirrus, the Cirrus Logic logo design, and SoundClear are among the trademarks of Cirrus Logic. Other brand and product names may be trademarks or service marks of their respective owners.

Copyright © 2024 Cirrus Logic, Inc. and Cirrus Logic International Semiconductor Ltd. All rights reserved.