

### Product Overview

The QPB9330 is a highly integrated Receiver (Rx) Low Noise Amplifier (LNA) module. It is suitable for common Rx design to replace major active components in front of the mixer. It is targeted for Rx designs restricted in size. A 6-bit digital step attenuator (DSA) integrated in between the first LNA and the second high linear LNA provides 19dB gain control capability to handle wide dynamic range of Rx input signal while maintaining optimum noise figure, gain and linearity. An integrated I<sup>2</sup>C control interface circuit enables 2-wire communication from host system with 3-bit multi module address capability. The QPB9330 is also featured with a built-in temperature sensor and a nonvolatile memory to store production and temperature data.

The QPB9330 amplifier stages utilize Qorvo's high performance E-pHEMT process and packaged in a RoHS-compliant, compact 8x8 mm surface-mount leadless package.

### Functional Block Diagram



16 Pin 8 mm x 8 mm leadless SMT Package

### Key Features

- 648-849 MHz frequency range
- Integrated LNA, digital step attenuator, linear drive amplifier, I<sup>2</sup>C controller, temperature sensor and non-volatile memory
- 5 V DC supply with power saving mode
- 22 to 35 dB guaranteed gain range
- <0.95 dB noise figure at maximum gain
- 36 dBm OIP3
- >14 dB I/O return loss
- Unconditionally stable
- Compact package size, 8x8 mm
- Same Pin assignment as QPB9331, QPB9332 and QPB9336

### Applications

- Wireless Infrastructure
- Macro or picocell base stations
- FDD-based architectures

### Ordering Information

| Part No.     | Description            |
|--------------|------------------------|
| QPB9330TR13  | 2500 pcs on a 13" reel |
| QPB9330EVB01 | Evaluation board       |

## Absolute Maximum Ratings

| Parameter                  | Rating        |
|----------------------------|---------------|
| Storage Temperature        | -50 to 150 °C |
| Operable Case Temperature  | -40 to 110 °C |
| RF Input power, continuous | 22 dBm        |
| Total Power Dissipation    | 1 W           |

Notes:

Operation of this device outside the parameter ranges given above may cause permanent damage.

## Recommended Operating Conditions

| Parameter                                      | Min   | Typ | Max   | Units |
|------------------------------------------------|-------|-----|-------|-------|
| V <sub>CC</sub>                                | +4.75 | +5  | +5.25 | V     |
| T <sub>SENSOR</sub> 1mm next to Pin 10 and 11  | -10   |     | +90   | °C    |
| T <sub>J</sub> for >10 <sup>6</sup> hours MTTF |       |     | +190  | °C    |

Notes:

Electrical specifications are measured at specified test conditions. Specifications are not guaranteed over all recommended operating conditions.

## Electrical Specifications

Test conditions unless otherwise noted: T=+25°C, V<sub>CC</sub> =+5V

| Parameter                                 | Conditions                                           | Min   | Typ                    | Max  | Units |
|-------------------------------------------|------------------------------------------------------|-------|------------------------|------|-------|
| Operational Frequency Range               |                                                      | 648   |                        | 849  | MHz   |
| Gain, Nominal Maximum                     | Programmed                                           |       | 35                     |      | dB    |
| Gain Adjustable Range                     |                                                      | 22    |                        | 35   | dB    |
| DSA Setting Step Size                     |                                                      |       | 0.5                    |      | dB    |
| DSA Setting Range                         |                                                      |       | 19                     |      | dB    |
| Gain Variation over Frequency             | Any single gain setting at a temperature point       |       | 2                      |      | dB    |
| Gain Variation in Band                    | Single 3GPP uplink band                              |       | 1                      |      | dB    |
| Gain Setting Accuracy                     | DSA setting 0 to 8 dB                                |       | ±0.35                  |      | dB    |
|                                           | DSA setting 8.5 to 19 dB                             |       | ± (0.1+3%*DSA setting) |      | dB    |
| LSB Gain Setting Error                    | Between adjacent DSA steps, DSA setting 0 to 8 dB    |       | ±0.2                   |      | dB    |
|                                           | Between adjacent DSA steps, DSA setting 8.5 to 19 dB |       | ±0.3                   |      | dB    |
| Noise Figure                              | 35 dB nominal maximum gain                           |       | 0.71                   |      | dB    |
| Input IP3                                 | 35 dB nominal maximum gain                           | 1     | 2.8                    |      | dBm   |
| Input P1dB                                | 35 dB nominal maximum gain                           | -14.0 | -11.8                  |      | dBm   |
| Input Return Loss                         |                                                      | 14    | 20                     |      | dB    |
| Output Return Loss                        |                                                      |       | 14                     |      | dB    |
| Reverse Isolation                         | Up to 35 dB nominal maximum gain                     |       | 55                     |      | dB    |
| Operating Current                         |                                                      |       | 172                    | 200  | mA    |
| Gain Setting Time, Settle within 0.5 dB   | DC power on                                          |       | 1.5                    |      | sec   |
|                                           | Gain adjustment                                      |       | 10                     |      | ms    |
|                                           | Wake up from power saving mode                       |       | 10                     |      | ms    |
| Spurious Emission, RF Output              | 9 KHz – 1 MHz, BW 4.5 MHz                            |       | -30                    |      | dBm   |
|                                           | 1-12750 MHz excluding 3 GPP Bands, BW 4.5MHz         |       | -67.4                  |      | dBm   |
|                                           | 3 GPP uplink band                                    |       | -88.8                  |      | dBm   |
| Spurious Emission, I <sup>2</sup> C lines | 9 KHz – 10 MHz                                       |       | -35                    |      | dBm   |
|                                           | 10 – 3000 MHz                                        |       | -47                    |      | dBm   |
| Temperature Sensor Accuracy               |                                                      |       | ±10                    |      | °C    |
| Thermal Resistance                        |                                                      |       |                        | 27.2 | °C/W  |

## I<sup>2</sup>C Control Interface

### Interface Specifications

| Parameter                                              | Conditions                                                     | Min                  | Typ | Max                  | Units |
|--------------------------------------------------------|----------------------------------------------------------------|----------------------|-----|----------------------|-------|
| Supply Voltage for I <sup>2</sup> C, V <sub>DD</sub>   |                                                                | 1.71                 | 1.8 | 1.89                 | V     |
| LOW level voltage, V <sub>IIL</sub> V <sub>OOL</sub>   | SCL Input; SDA Input and Output                                | -0.5                 |     | 0.3*V <sub>DD</sub>  | V     |
| HIGH level voltage, V <sub>IH</sub> V <sub>OHH</sub>   | SCL Input; SDA Input and Output                                | 0.7* V <sub>DD</sub> |     | V <sub>DD</sub> +0.5 | V     |
| LOW level sink current, I <sub>OL</sub>                | SDA V <sub>OOL</sub> 0.4V                                      | 3                    |     |                      | mA    |
| Hysteresis of Schmitt trigger inputs, V <sub>hys</sub> |                                                                | 0.05*V <sub>DD</sub> |     |                      | V     |
| Pin capacitance, C <sub>i</sub>                        |                                                                |                      | 10  |                      | pF    |
| Maximum Clock Frequency, f <sub>SCL</sub>              | SCL Input                                                      |                      |     | 100                  | KHz   |
| Output fall time, t <sub>of</sub>                      | From V <sub>IHmin</sub> to V <sub>IILmax</sub>                 |                      |     | 250                  | ns    |
| Input current of each I/O pin, I <sub>i</sub>          | 0.1V <sub>DD</sub> <V <sub>I/O</sub> pin<0.9V <sub>DDmax</sub> | -10                  |     | 10                   | μA    |

### Diagram of I<sup>2</sup>C Reading and Writing Transactions

#### Write an 8-bit register



#### Read an 8-bit register including Pointer byte



#### Read an 8-bit register with preset pointer



## Protocols for writing and reading

The QPB9330 register read and write follow the Standard-mode by the I<sup>2</sup>C-bus. The read and write transactions are defined as the following:

| Signal Description |                                                                                                                                                                                                                  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCL                | Serial clock pulse provided by the master. Data is transferred in a sequence of 9 SCL clock pulses for every 8-bit data byte followed by 1-bit status of the acknowledgement                                     |
| SDA                | serial data can be changed only during the LOW duration of the SCL, except the START and STOP, the SDA signal must stable while the SCL signal is HIGH                                                           |
| S                  | START signal, initiated by the master to start a communication, the SDA goes from HIGH to LOW while the SCL is HIGH                                                                                              |
| P                  | STOP signal, generated by the master to stop a communication, the SDA goes from LOW to HIGH while the SCL is HIGH                                                                                                |
| W                  | write bit, when the write/read bit LOW in a write transaction                                                                                                                                                    |
| R                  | read bit, when the write/read bit HIGH in a read transaction                                                                                                                                                     |
| A                  | device acknowledge bit, returned by the QPB9330. It is LOW if the device works properly and HIGH if not. The master must release the SDA line during this period to give the QPB9330 the control on the SDA line |
| NA                 | Not Acknowledge bit. During this clock period, both the QPB9330 and the master release the SDA line at the end of a data transfer, the master is then enabled to generate the STOP signal                        |

## QPB9330 7-bit device address and a write/read bit

| MSB | LSB |    |    |    |    |    |         |                                       | Description |
|-----|-----|----|----|----|----|----|---------|---------------------------------------|-------------|
| A6  | A5  | A4 | A3 | A2 | A1 | A0 | W/R bit |                                       |             |
| 1   | 1   | 0  | 1  | X  | X  | X  | 0       | Write to the device with the address  |             |
| 1   | 1   | 0  | 1  | X  | X  | X  | 1       | Read from the device with the address |             |

Note: A6, A5, A4 and A3 Hard wired internally

## Device Address Table

| A2 | A1 | A0 | Device Number |
|----|----|----|---------------|
| 0  | 0  | 0  | 1             |
| 0  | 0  | 1  | 2             |
| 0  | 1  | 0  | 3             |
| 0  | 1  | 1  | 4             |
| 1  | 0  | 0  | 5             |
| 1  | 0  | 1  | 6             |
| 1  | 1  | 0  | 7             |
| 1  | 1  | 1  | 8             |

Note: A2, A1 and A0 hard wired externally with Pin 6, Pin 9, and Pin 3 respectively; Open="1"



QPB9330

648-849MHz Rx Digital Variable Gain Amplifier

### QPB9330 Pointer Byte

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | Hex | Assigned Register             |
|----|----|----|----|----|----|----|----|-----|-------------------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00h | Qorvo I <sup>2</sup> C-bus ID |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 01h | Attenuation                   |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 02h | Control                       |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 03h | MaxGainF1                     |
| 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 04h | MaxGainF2                     |
| 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 05h | Temp                          |
| 0  | 0  | 0  | 0  | 0  | 1  | 1  | 0  | 06h | N/A                           |
| 0  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 07h | N/A                           |

### Register List

| Register Name                 | Pointer Hex Value | R/W       | Default Value      | Description                                              |
|-------------------------------|-------------------|-----------|--------------------|----------------------------------------------------------|
| Qorvo I <sup>2</sup> C-bus ID | 00h               | Read only | 00011100           | Qorvo device I <sup>2</sup> C-bus ID                     |
| Attenuation                   | 01h               | R/W       | 00000000           | 8-bit DSA control word                                   |
| Control                       | 02h               | R/W       | 00000000           | 8-bit QPB9330 functionalities                            |
| MaxGainF1                     | 03h               | Read only | Component specific | 831.5MHz, Production measured maximum Gain               |
| MaxGainF2                     | 04h               | Read only | Component specific | 673.0MHz, Production measured maximum Gain               |
| Temp                          | 05h               | Read only | N/A                | Temperature data measured with on module internal sensor |

Note: Registers will be reset to default after power-up (POR) and all register values will remain during power saving mode

### Qorvo I<sup>2</sup>C-bus ID Register (00h)

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 1  | 1  | 1  | 0  | 0  |

### Attenuation Register (01h)

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | Attenuation (dB) |
|----|----|----|----|----|----|----|----|------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0.0              |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0.5              |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1.0              |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 1.5              |
| 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 2.0              |
| .  | .  | .  | .  | .  | .  | .  | .  | .                |
| .  | .  | .  | .  | .  | .  | .  | .  | .                |
| .  | .  | .  | .  | .  | .  | .  | .  | .                |
| 0  | 0  | 1  | 1  | 1  | 1  | 1  | 0  | 31.0             |
| 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 31.5             |

## Control Register (02h)

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | Description                                                                                                                                                                                                        |
|----|----|----|----|----|----|----|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Normal operation mode; No temperature measurement;                                                                                                                                                                 |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | RF amplifiers in Power saving mode; No temperature measurement;                                                                                                                                                    |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | Normal operation mode; Execute temperature measurement temp-to-digital conversion, result will be in Temp register after 100ms (max.) B1 bit will automatically back to "0" when conversion is ready               |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | RF amplifiers in Power saving mode; Execute temperature measurement temp-to- digital conversion, result will be in Temp register after 100ms (max.) B1 bit will automatically back to "0" when conversion is ready |

Note: I<sup>2</sup>C interface will fully operation at any control state

## Maximum Gain Registers (03h and 04h)

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
|----|----|----|----|----|----|----|----|
| 0  | 0  | X  | X  | X  | X  | X  | X  |

**F1 831.5MHz Max. Gain Table for Register (03h)**

| Register Value | Gain (dB) |
|----------------|-----------|
| 00000000       | 35.0      |
| 00000001       | 35.1      |
| 00000010       | 35.2      |
| 00000011       | 35.3      |
| 00000100       | 35.4      |
| 00000101       | 35.5      |
| 00000110       | 35.6      |
| 00000111       | 35.7      |
| .              | .         |
| .              | .         |
| .              | .         |
| 00111110       | 41.2      |
| 00111111       | 41.3      |

**F2 673.0MHz Max. Gain Table for Register (04h)**

| Register Value | Gain (dB) |
|----------------|-----------|
| 00000000       | 35.0      |
| 00000001       | 35.1      |
| 00000010       | 35.2      |
| 00000011       | 35.3      |
| 00000100       | 35.4      |
| 00000101       | 35.5      |
| 00000110       | 35.6      |
| 00000111       | 35.7      |
| .              | .         |
| .              | .         |
| .              | .         |
| 00111110       | 41.2      |
| 00111111       | 41.3      |

## Temperature Register (05h)

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | Temperature (°C) |
|----|----|----|----|----|----|----|----|------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | -60.000          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | -59.216          |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | -58.431          |
| .  | .  | .  | .  | .  | .  | .  | .  | .                |
| .  | .  | .  | .  | .  | .  | .  | .  | .                |
| .  | .  | .  | .  | .  | .  | .  | .  | .                |
| 0  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | -0.392           |
| 0  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | +0.392           |
| 0  | 1  | 0  | 10 | 1  | 1  | 1  | 0  | +1.170           |
| .  | .  | .  | .  | .  | .  | .  | .  | .                |
| .  | .  | .  | .  | .  | .  | .  | .  | .                |
| .  | .  | .  | .  | .  | .  | .  | .  | .                |
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | +138.431         |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | +139.216         |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | +140.000         |

## Performance Summary

Test conditions unless otherwise noted: T = +25 °C, V<sub>CC</sub> = +5 V, at 35 dB nominal maximum gain

| Frequency                                       | 648  | 748.5 | 849  | MHz |
|-------------------------------------------------|------|-------|------|-----|
| Gain, Nominal Programmed Maximum                | 35.9 | 35.2  | 34.2 | dB  |
| Gain Flatness, all states                       | 1.75 |       |      | dB  |
| Gain Flatness, all states on single 3GPP uplink | 0.37 |       |      | dB  |
| Input Return Loss                               | 19   | 26    | 20   | dB  |
| Output Return Loss                              | 16   | 18    | 21   | dB  |
| Input IP3, Gain=35dB (Pout/tone=+2dBm, Δf=1MHz) | 2.2  | 1.9   | 1.8  | dBm |
| Input IP3, Gain=29dB (Pout/tone=+2dBm, Δf=1MHz) | 7.8  | 7.8   | 7.6  | dBm |
| Input IP3, Gain=22dB (Pout/tone=+2dBm, Δf=1MHz) | 11.4 | 11.9  | 12.2 | dBm |
| Noise Figure, Gain=35dB                         | 0.76 | 0.71  | 0.64 | dB  |
| Noise Figure, Gain=29dB                         | 1.01 | 0.93  | 0.85 | dB  |
| Noise Figure, Gain=22dB                         | 2.07 | 1.95  | 1.96 | dB  |
| Amplifier Current, I <sub>AMP</sub>             | 179  |       |      | mA  |

## Application Circuit Schematic and Layout



## Bill of Material

| Ref Des    | Value  | Description                            | Manuf.  | Part Number       |
|------------|--------|----------------------------------------|---------|-------------------|
| PCB        | n/a    | Printed Circuit Board                  | Qorvo   |                   |
| U1         | n/a    | Rx LNA DVGA Module                     | Qorvo   | QPB9330           |
| R1, R2, R3 | 0 Ω    | Resistor, 0 Ω, 0402                    | Various |                   |
| C1, C2     | 10 pF  | Capacitor, 0402, 10 pF, 50V, COG       | Various |                   |
| C3         | 1.0 µF | Capacitor, 0603, 1.0 µF, 10%, 16V, X7R | Various |                   |
| C4, C5     | 100 pF | Capacitor, 0402, 100 pF, 5%, 50V, COG  | Various |                   |
| J1, J2     | SMA    | SMA Edge Mount RF connector            | Various |                   |
| J3         | 20 POS | Connector, Header 20POS .100" SMD      | Samtec  | TSM-100-01-L-DV-P |

Note: R4 and R5 are I<sup>2</sup>C bus pull up resistors should be located on the I<sup>2</sup>C controller or host side

## Performance Plots

Test conditions unless otherwise noted:  $V_{CC} = +5$  V, at 35 dB nominal maximum gain, on an EVB



## Pin Configuration and Description



Top View

| Pin No.                   | Label  | Description                                                                                                                                                                       |
|---------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                         | RFIN   | RF Input, internally matched to 50 Ω                                                                                                                                              |
| 2,4,10,11,13,16           | GND    | Ground connection, internally connected                                                                                                                                           |
| 3                         | A0     | I <sup>2</sup> C slave address input Pin, bit #0                                                                                                                                  |
| 5, 14                     | NC     | No internal connection, can be left floating or connect to ground                                                                                                                 |
| 6                         | A2     | I <sup>2</sup> C slave address input Pin, bit #2                                                                                                                                  |
| 7                         | SDA    | I <sup>2</sup> C Data bidirectional, Open-Drain or Collector                                                                                                                      |
| 8                         | SCL    | I <sup>2</sup> C Clock input, Open-Drain or Collector                                                                                                                             |
| 9                         | A1     | I <sup>2</sup> C slave address input Pin, bit #1                                                                                                                                  |
| 12                        | RF OUT | RF Output, internally matched to 50 Ω                                                                                                                                             |
| 15                        | VCC    | DC Voltage supply input                                                                                                                                                           |
| Package Base Backside Pad | GND    | Ground connection. The back side of the package should be connected to the ground plane though as short of a connection as possible. PCB via holes under the device are required. |

## Package Marking and Dimensions

Marking: Pin 1 indicator and Qorvo Logo

Part number – QPB9330

Trace Code – XXXXXXXX (up to 8 characters assigned by sub-contractor)



Notes:

1. All dimensions are in millimeters. Angles are in degrees.
2. Dimension and tolerance formats conform to ASME Y14.4M-1994.
3. The terminal #1 identifier and terminal numbering conform to JESD 95-1 SPP-012.

## Tape and Reel Information – Carrier and Cover Tape Dimensions



| Feature             | Measure                                  | Symbol | Size (in) | Size (mm) |
|---------------------|------------------------------------------|--------|-----------|-----------|
| Cavity              | Length                                   | A0     | 0.329     | 8.35      |
|                     | Width                                    | B0     | 0.329     | 8.35      |
|                     | Depth                                    | K0     | 0.069     | 1.76      |
|                     | Pitch                                    | P1     | 0.472     | 12.00     |
| Centerline Distance | Cavity to Perforation - Length Direction | P2     | 0.079     | 2.00      |
|                     | Cavity to Perforation - Width Direction  | F      | 0.295     | 7.50      |
| Cover Tape          | Width                                    | C      | 0.524     | 13.30     |
| Carrier Tape        | Width                                    | W      | 0.630     | 16.00     |

## Tape and Reel Information – Reel Dimensions (13")

Standard T/R size = 2,500 pieces on a 13" reel.



| Feature | Measure              | Symbol | Size (in) | Size (mm) |
|---------|----------------------|--------|-----------|-----------|
| Flange  | Diameter             | A      | 12.992    | 330.0     |
|         | Thickness            | W2     | 0.874     | 22.2      |
|         | Space Between Flange | W1     | 0.661     | 16.8      |
| Hub     | Outer Diameter       | N      | 4.016     | 102.0     |
|         | Arbor Hole Diameter  | C      | 0.512     | 13.0      |
|         | Key Slit Width       | B      | 0.079     | 2.0       |
|         | Key Slit Diameter    | D      | 0.787     | 20.0      |

## Tape and Reel Information – Tape Length and Label Placement



Notes:

1. Empty part cavities at the trailing and leading ends are sealed with cover tape. See EIA 481-1-A.
2. Labels are placed on the flange opposite the sprockets in the carrier tape.

## Handling Precautions

| Parameter                        | Rating   | Standard                 |
|----------------------------------|----------|--------------------------|
| ESD – Human Body Model (HBM)     | Class 1C | ESDA / JEDEC JS-001-2012 |
| ESD – Charged Device Model (CDM) | Class C3 | JEDEC JESD22-C101F       |
| MSL – Moisture Sensitivity Level | Level 3  | IPC/JEDEC J-STD-020      |



Caution!  
ESD-Sensitive Device

## Solderability

Compatible with both lead-free (260°C max. reflow temp.) and tin/lead (245°C max. reflow temp.) soldering processes.  
Solder profiles available upon request.

Contact plating: Electrolytic plated Au over Ni (*Thickness: Ni 5.0 ± 3.0 µm, Au 0.10 µm min.*)

## RoHS Compliance

This part is compliant with 2011/65/EU RoHS directive (Restrictions on the Use of Certain Hazardous Substances in Electrical and Electronic Equipment) as amended by Directive 2015/863/EU.

This product also has the following attributes:

- Product uses RoHS Exemption 7c-I to meet RoHS Compliance requirements.
- Halogen Free (Chlorine, Bromine)
- Antimony Free
- TBBP-A (C<sub>15</sub>H<sub>12</sub>Br<sub>4</sub>O<sub>2</sub>) Free
- PFOS Free
- SVHC Free

## Contact Information

For the latest specifications, additional product information, worldwide sales and distribution locations:

Web: [www.qorvo.com](http://www.qorvo.com)

Tel: 1-844-890-8163

Email: [customer.support@qorvo.com](mailto:customer.support@qorvo.com)

For technical questions and application information:

Email: [appsupport@qorvo.com](mailto:appsupport@qorvo.com)

## Important Notice

The information contained herein is believed to be reliable; however, Qorvo makes no warranties regarding the information contained herein and assumes no responsibility or liability whatsoever for the use of the information contained herein. All information contained herein is subject to change without notice. Customers should obtain and verify the latest relevant information before placing orders for Qorvo products. The information contained herein or any use of such information does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other intellectual property rights, whether with regard to such information itself or anything described by such information. **THIS INFORMATION DOES NOT CONSTITUTE A WARRANTY WITH RESPECT TO THE PRODUCTS DESCRIBED HEREIN, AND QORVO HEREBY DISCLAIMS ANY AND ALL WARRANTIES WITH RESPECT TO SUCH PRODUCTS WHETHER EXPRESS OR IMPLIED BY LAW, COURSE OF DEALING, COURSE OF PERFORMANCE, USAGE OF TRADE OR OTHERWISE, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.**

Without limiting the generality of the foregoing, Qorvo products are not warranted or authorized for use as critical components in medical, life-saving, or life-sustaining applications, or other applications where a failure would reasonably be expected to cause severe personal injury or death.

Copyright 2018 © Qorvo, Inc. | Qorvo is a registered trademark of Qorvo, Inc.