

## ISL78235

## 5A Automotive Synchronous Buck Regulator

FN8713  
Rev 8.00  
Dec 17, 2021

The [ISL78235](#) is a highly efficient, monolithic, synchronous step-down DC/DC converter that can deliver 5A of continuous output current from a 2.7V to 5.5V input supply. The device uses peak current mode control architecture to achieve very low duty cycle operation at high frequency with fast transient response and excellent loop stability.

The ISL78235 integrates a low ON-resistance P-channel (35mΩ, typical) high-side FET and N-channel (11mΩ, typical) low-side FET to maximize efficiency and minimize external component count. The 100% duty cycle operation allows less than 250mV dropout voltage at 5A output current. The operating frequency of the Pulse-Width Modulator (PWM) is adjustable from 500kHz to 4MHz. The default switching frequency of 2MHz is set by connecting the FS pin high.

The ISL78235 can be configured for discontinuous (PFM) or forced continuous (PWM) operation at light load. Forced continuous operation reduces noise and RF interference; discontinuous mode provides higher efficiency by reducing switching losses at light loads.

Fault protection is provided by internal hiccup mode current limiting during short-circuit and overcurrent conditions. The device also integrates output overvoltage and over-temperature protections. A power-good monitor indicates when the output is in regulation. The ISL78235 features a 1ms Power-Good (PG) timer at power-up.

When in shutdown, the ISL78235 discharges the output capacitor through an internal 100Ω soft-stop switch. Other features include internal fixed or adjustable soft-start and internal/external compensation.

The ISL78235 is available in a 3mmx3mm 16 Ld Thin Quad Flat No-lead (TQFN) Pb-free package and in a 5mmx5mm 16 Ld Wettable Flank Quad Flat No-Lead (WFQFN) package with an exposed pad for improved thermal performance. The ISL78235 is rated to operate across the temperature range of -40°C to +105°C in the 3mmx3mm package and -40°C to +125°C in the 5mmx5mm package.



FIGURE 1. TYPICAL APPLICATION: 5A BUCK REGULATOR

## Features

- 2.7V to 5.5V input voltage range
- 2MHz default switching frequency
- 100ns guaranteed phase minimum on time for wide output regulation
- Adjustable switching frequency from 500kHz to 4MHz
- External synchronization from 1MHz to 4MHz
- Optional PFM mode for light-load efficiency improvement
- Very low ON-resistance HS/LS switches: 35mΩ/11mΩ
- Internal 1ms or adjustable external soft-start
- Soft-stop output discharge during disable
- OTP, OCP, output OVP, and input UVLO protections
- 1% reference accuracy over-temperature
- Up to 95% efficiency
- [AEC-Q100](#) qualified
- Common pinout family allows migration from 3A to 5A without PCB change:
  - ISL78233 ..... 3A
  - ISL78234 ..... 4A
  - ISL78235 ..... 5A

## Applications

- DC/DC POL modules
- μC/μP, FPGA, and DSP power
- Video processor/SOC power
- Automotive infotainment power

FIGURE 2. EFFICIENCY vs LOAD ( $V_{IN} = 5V$ ;  $f_{sw} = 2MHz$ ;  $SYNC = GND$ )

## Table of Contents

|                                               |           |
|-----------------------------------------------|-----------|
| <b>Functional Block Diagram</b> .....         | <b>3</b>  |
| <b>Pin Configuration</b> .....                | <b>4</b>  |
| <b>Pin Descriptions</b> .....                 | <b>4</b>  |
| <b>Ordering Information</b> .....             | <b>5</b>  |
| <b>Typical Application Diagram</b> .....      | <b>6</b>  |
| <b>Absolute Maximum Ratings</b> .....         | <b>7</b>  |
| <b>Thermal Information</b> .....              | <b>7</b>  |
| <b>Recommended Operating Conditions</b> ..... | <b>7</b>  |
| <b>Electrical Specifications</b> .....        | <b>7</b>  |
| <b>Typical Operating Performance</b> .....    | <b>9</b>  |
| <b>Theory of Operation</b> .....              | <b>16</b> |
| PWM Control Scheme .....                      | 16        |
| Skip Mode (PFM) .....                         | 16        |
| Frequency Adjust .....                        | 17        |
| Overcurrent Protection .....                  | 17        |
| Negative Current Protection .....             | 17        |
| PG .....                                      | 17        |
| UVLO .....                                    | 17        |
| Soft Start-Up .....                           | 17        |
| Enable .....                                  | 18        |
| Discharge Mode (Soft-Stop) .....              | 18        |
| Power MOSFETs .....                           | 18        |
| 100% Duty Cycle .....                         | 18        |
| Thermal Shutdown .....                        | 18        |
| <b>Applications Information</b> .....         | <b>18</b> |
| Output Inductor and Capacitor Selection ..... | 18        |
| Output Voltage Selection .....                | 18        |
| Input Capacitor Selection .....               | 19        |
| Loop Compensation Design .....                | 19        |
| <b>PCB Layout Recommendation</b> .....        | <b>20</b> |
| <b>Revision History</b> .....                 | <b>21</b> |
| <b>Package Outline Drawing</b> .....          | <b>22</b> |

## Functional Block Diagram



FIGURE 3. FUNCTIONAL BLOCK DIAGRAM

## Pin Configuration



## Pin Descriptions

| PIN NUMBER  | PIN NAME | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 16       | VIN      | Input supply voltage. Place a minimum of two 22 $\mu$ F low ESR ceramic capacitors from VIN to PGND as close as possible to the IC for decoupling.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2           | VDD      | Input supply voltage for the logic circuitry. A 0.1 $\mu$ F high frequency decoupling ceramic capacitor should also be placed close to the VDD and SGND pin. Connect to the VIN pin.                                                                                                                                                                                                                                                                                                                                                                         |
| 3           | PG       | PG is an open-drain output for power-good indication. Use a 10k $\Omega$ to 100k $\Omega$ pull-up resistor connected from PG to VIN. At power-up or EN high, the PG rising edge is delayed by 1ms upon output voltage within regulation.                                                                                                                                                                                                                                                                                                                     |
| 4           | SYNC     | Mode selection pin. Connect to logic high or input voltage VIN for forced PWM mode. Connect to logic low or ground for PFM mode. Connect to an external function generator for synchronization with a positive edge trigger. In external synchronization the ISL78235 operates in forced PWM mode. The transition to and from the internal oscillator to external synchronization is seamless and does not require disabling the ISL78235. An internal 1M $\Omega$ pull-down resistor to SGND prevents an undefined logic state if the SYNC pin is floating. |
| 5           | EN       | Regulator enable pin. The regulator is enabled when driven logic high. The regulator is shut down and the PHASE pin discharges the output capacitor when the enable pin is driven low.                                                                                                                                                                                                                                                                                                                                                                       |
| 6           | FS       | This pin sets the internal oscillator switching frequency using a resistor, $R_{FS}$ , from the FS pin to GND. The frequency of operation may be programmed between 500kHz to 4MHz. The switching frequency is 2MHz if FS is connected to VIN.                                                                                                                                                                                                                                                                                                               |
| 7           | SS       | SS is used to adjust the soft-start time. Connect the SS pin to SGND for an internal 1ms soft-start time. Connect a capacitor from SS to SGND to adjust the soft-start time. Do not use more than 33nF on the SS pin.                                                                                                                                                                                                                                                                                                                                        |
| 8           | COMP     | COMP is the output of the error amplifier if COMP is not connected to VDD. An external compensation network must be used if COMP is not tied to VDD. If COMP is tied to VDD, the error amplifier output is internally compensated. External compensation network across COMP and SGND may be required to improve the loop compensation of the amplifier.                                                                                                                                                                                                     |
| 9           | FB       | The feedback network of the regulator, FB, is the negative input to the transconductance error amplifier. The output voltage is set by an external resistor divider connected to FB. With a properly selected divider, the output voltage can be set to any voltage between the power rail (reduced by converter losses) and the 0.6V reference. In addition, the regulator power-good and undervoltage protection circuitry use FB to monitor the regulator output voltage.                                                                                 |
| 10          | SGND     | Signal ground. Connect to PGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 11, 12      | PGND     | Power ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 13, 14, 15  | PHASE    | Switching node connections. Connect to one terminal of the inductor. This pin is discharged by a 100 $\Omega$ resistor when the device is disabled. See <a href="#">"Functional Block Diagram" on page 3</a> for more detail.                                                                                                                                                                                                                                                                                                                                |
| Exposed Pad | EPAD     | The exposed pad must be connected to the SGND pin for proper electrical performance. Place as many vias as possible under the pad connecting to SGND plane for optimal thermal performance.                                                                                                                                                                                                                                                                                                                                                                  |

## Ordering Information

| PART NUMBER<br>( <a href="#">Note 4</a> )   | PART<br>MARKING | OUTPUT<br>VOLTAGE (V)        | PACKAGE DESCRIPTION<br>(RoHS Compliant) | PKG.<br>DWG. # | CARRIER TYPE<br>( <a href="#">Note 1</a> ) | TEMP. RANGE     |
|---------------------------------------------|-----------------|------------------------------|-----------------------------------------|----------------|--------------------------------------------|-----------------|
| ISL78235ARZ ( <a href="#">Note 2</a> )      | 8235            | Adjustable                   | 16 Ld 3x3mm TQFN                        | L16.3x3D       | Tube                                       | -40°C to +105°C |
| ISL78235ARZ-T ( <a href="#">Note 2</a> )    |                 |                              |                                         |                | Reel, 6k                                   |                 |
| ISL78235ARZ-T7A ( <a href="#">Note 2</a> )  |                 |                              |                                         |                | Reel, 250                                  |                 |
| ISL78235AARZ ( <a href="#">Note 3</a> )     | 78235A<br>ARZ   |                              | 16 Ld 5x5mm WFQFN                       | L16.5x5D       | Tube                                       |                 |
| ISL78235AARZ-T ( <a href="#">Note 3</a> )   |                 |                              |                                         |                | Reel, 6k                                   |                 |
| ISL78235AARZ-T7A ( <a href="#">Note 3</a> ) |                 |                              |                                         |                | Reel, 250                                  |                 |
| ISL78235EVAL1Z                              |                 | 3x3mm TQFN Evaluation Board  |                                         |                |                                            |                 |
| ISL78235EVAL2Z                              |                 | 5x5mm WFQFN Evaluation Board |                                         |                |                                            |                 |

## NOTES:

1. See [TB347](#) for details about reel specifications.
2. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020.
3. These Pb-free Hermetic packaged products employ 100% Au plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.
4. For Moisture Sensitivity Level (MSL), see the [ISL78235](#) product information page. For more information about MSL, see [TB363](#).

TABLE 1. KEY DIFFERENCE BETWEEN FAMILY OF PARTS

| PART NUMBER | I <sub>OUT</sub> MAX (A) |
|-------------|--------------------------|
| ISL78235    | 5                        |
| ISL78234    | 4                        |
| ISL78233    | 3                        |

## Typical Application Diagram



FIGURE 4. TYPICAL APPLICATION DIAGRAM

TABLE 2. COMPONENT SELECTION TABLE WITH INTERNAL COMPENSATION

| V <sub>OUT</sub>        | 1.2V          | 1.5V          | 1.8V          | 2.5V          | 3.3V          |
|-------------------------|---------------|---------------|---------------|---------------|---------------|
| C <sub>1</sub>          | 2 x 22µF      | 2 x 22µF      | 2 x 22µF      | 2x22µF        | 2 x 22µF      |
| C <sub>2</sub> (Note 5) | 3 x 22µF      | 3 x 22µF      | 2 x 22µF      | 2 x 22µF      | 2 x 22µF      |
| C <sub>3</sub>          | 22pF          | 10pF          | 10pF          | 10pF          | 10pF          |
| L <sub>1</sub>          | 0.33µH-0.68µH | 0.33µH-0.68µH | 0.33µH-0.68µH | 0.47µH-0.78µH | 0.47µH-0.78µH |
| R <sub>2</sub>          | 100kΩ         | 150kΩ         | 200kΩ         | 316kΩ         | 450kΩ         |
| R <sub>3</sub>          | 100kΩ         | 100kΩ         | 100kΩ         | 100kΩ         | 100kΩ         |

NOTE:

5. C<sub>2</sub> values are minimum recommended values for ceramic capacitors. Higher capacitance may be needed based on system requirements.

**Absolute Maximum Ratings** (Reference to GND)

|                                                       |                                                    |
|-------------------------------------------------------|----------------------------------------------------|
| VIN                                                   | -0.3V to 5.8V (DC) or 7V (20ms)                    |
| EN, FS, PG, SYNC, VFB                                 | -0.3V to VIN + 0.3V                                |
| PHASE                                                 | -1.5V (100ns)/-0.3V (DC) to 6.5V (DC) or 7V (20ms) |
| COMP, SS                                              | -0.3V to 2.7V                                      |
| ESD Rating                                            |                                                    |
| Human Body Model (Tested per AEC-Q100-002)            | 5kV                                                |
| Machine Model (Tested per AEC-Q100-003)               | 300V                                               |
| Charge Device Model (Tested per AEC-Q100-011)         | 2kV                                                |
| Latch-Up (Tested per AEC-Q100-004, Class II, Level A) | 100mA                                              |

**Thermal Information**

|                                      | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W)      |
|--------------------------------------|----------------------|---------------------------|
| 16 Ld TQFN Package (Notes 6, 7)      | 43                   | 3.5                       |
| 16 Ld WFQFN Package (Notes 6, 7)     | 33                   | 3.5                       |
| Operating Junction Temperature Range | -55°C to +125°C      |                           |
| Storage Temperature Range            | -65°C to +150°C      |                           |
| Pb-Free Reflow Profile               |                      | see <a href="#">TB493</a> |

**Recommended Operating Conditions**

|                               |                 |
|-------------------------------|-----------------|
| $V_{IN}$ Supply Voltage Range | 2.7V to 5.5V    |
| Load Current Range            | 0A to 5A        |
| Ambient Temperature Range     |                 |
| 3x3mm TQFN                    | -40°C to +105°C |
| 5x5mm WFQFN                   | -40°C to +125°C |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

## NOTES:

6.  $\theta_{JA}$  is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See [TB379](#).
7.  $\theta_{JC}$ , "case temperature" location is at the center of the exposed metal pad on the package underside.

**Electrical Specifications** Specification limits are established at the following conditions:  $T_A = -40^\circ\text{C}$  to  $+105^\circ\text{C}$  or  $T_A = -40^\circ\text{C}$  to  $+125^\circ\text{C}$  depending on package,  $V_{IN} = 3.6\text{V}$ ,  $EN = V_{IN}$ , unless otherwise noted. Typical values are at  $T_A = +25^\circ\text{C}$ . **Boldface limits apply across the operating temperature range specified in the Recommended Operating Conditions table for the specified package.**

| PARAMETER                               | SYMBOL       | TEST CONDITIONS                                                            | MIN<br>(Note 8) | TYP   | MAX<br>(Note 8) | UNIT          |
|-----------------------------------------|--------------|----------------------------------------------------------------------------|-----------------|-------|-----------------|---------------|
| <b>INPUT SUPPLY</b>                     |              |                                                                            |                 |       |                 |               |
| $V_{IN}$ Undervoltage Lockout Threshold | $V_{UVLO}$   | Rising, no load                                                            |                 | 2.5   | <b>2.7</b>      | V             |
|                                         |              | Falling, no load                                                           | <b>2.20</b>     | 2.45  |                 | V             |
| Quiescent Supply Current                | $I_{VIN}$    | SYNC = GND, no load at the output                                          |                 | 47    |                 | $\mu\text{A}$ |
|                                         |              | SYNC = GND, no load at the output and no switches switching                |                 | 47    | <b>60</b>       | $\mu\text{A}$ |
|                                         |              | SYNC = $V_{IN}$ , $f_{SW} = 2\text{MHz}$ , no load at the output           |                 | 19    | <b>25</b>       | mA            |
| Shutdown Supply Current                 | $I_{SD}$     | SYNC = GND, $V_{IN} = 5.5\text{V}$ , EN = low                              |                 | 4     | <b>10</b>       | $\mu\text{A}$ |
| <b>OUTPUT REGULATION</b>                |              |                                                                            |                 |       |                 |               |
| Reference Voltage                       | $V_{REF}$    |                                                                            | <b>0.594</b>    | 0.600 | <b>0.606</b>    | V             |
| VFB Bias Current                        | $I_{VFB}$    | $V_{FB} = 0.75\text{V}$                                                    |                 | 0.1   |                 | $\mu\text{A}$ |
| Line Regulation                         |              | $V_{IN} = V_0 + 0.5\text{V}$ to $5.5\text{V}$ (minimal $2.7\text{V}$ )     |                 | 0.2   |                 | %/V           |
| Soft-Start Ramp Time Cycle              |              | SS = SGND                                                                  |                 | 1     |                 | ms            |
| Soft-Start Charging Current             | $I_{SS}$     | $V_{SS} = 0.1\text{V}$                                                     | <b>1.7</b>      | 2.1   | <b>2.5</b>      | $\mu\text{A}$ |
| <b>OVERCURRENT PROTECTION</b>           |              |                                                                            |                 |       |                 |               |
| Current Limit Blanking Time             | $t_{OCON}$   |                                                                            |                 | 17    |                 | Clock pulses  |
| Overcurrent and Auto Restart Period     | $t_{OCOFF}$  |                                                                            |                 | 8     |                 | SS cycle      |
| Positive Peak Current Limit             | $I_{PLIMIT}$ | $T_A = +25^\circ\text{C}$                                                  |                 | 6.2   | 7.8             | 9.4           |
|                                         |              | $T_A = -40^\circ\text{C}$ to $+105^\circ\text{C}$                          | <b>6.1</b>      |       | <b>11.0</b>     | A             |
|                                         |              | 5x5 mm WFQFN package<br>$T_A = +105^\circ\text{C}$ to $+125^\circ\text{C}$ |                 |       | <b>12.5</b>     | A             |
| Peak Skip Limit                         | $I_{SKIP}$   | $T_A = +25^\circ\text{C}$                                                  | 0.85            | 1.10  | 1.40            | A             |
|                                         |              | $T_A = -40^\circ\text{C}$ to $+105^\circ\text{C}$                          | <b>0.83</b>     |       | <b>1.60</b>     | A             |
|                                         |              | 5x5 mm WFQFN package<br>$T_A = +105^\circ\text{C}$ to $+125^\circ\text{C}$ |                 |       | <b>1.65</b>     | A             |

**Electrical Specifications** Specification limits are established at the following conditions:  $T_A = -40^\circ\text{C}$  to  $+105^\circ\text{C}$  or  $T_A = -40^\circ\text{C}$  to  $+125^\circ\text{C}$  depending on package,  $V_{IN} = 3.6\text{V}$ ,  $EN = V_{IN}$ , unless otherwise noted. Typical values are at  $T_A = +25^\circ\text{C}$ . **Boldface** limits apply across the operating temperature range specified in the Recommended Operating Conditions table for the specified package. (Continued)

| PARAMETER                                  | SYMBOL       | TEST CONDITIONS                                                            | MIN<br>( <a href="#">Note 8</a> ) | TYP  | MAX<br>( <a href="#">Note 8</a> ) | UNIT                   |
|--------------------------------------------|--------------|----------------------------------------------------------------------------|-----------------------------------|------|-----------------------------------|------------------------|
| Zero Cross Threshold                       |              |                                                                            | <b>-275</b>                       |      | <b>375</b>                        | mA                     |
| Negative Current Limit                     | $I_{NLIMIT}$ | $T_A = +25^\circ\text{C}$                                                  | -5.1                              | -2.8 | -1.3                              | A                      |
|                                            |              |                                                                            | <b>-6.0</b>                       |      | <b>-0.6</b>                       | A                      |
| <b>COMPENSATION</b>                        |              |                                                                            |                                   |      |                                   |                        |
| Error Amplifier Transconductance           |              | COMP = $V_{DD}$ , internal compensation                                    |                                   | 125  |                                   | $\mu\text{A}/\text{V}$ |
|                                            |              | External compensation                                                      |                                   | 130  |                                   | $\mu\text{A}/\text{V}$ |
| Transresistance                            | RT           | $T_A = -40^\circ\text{C}$ to $+105^\circ\text{C}$                          | <b>0.11</b>                       | 0.17 | <b>0.22</b>                       | $\Omega$               |
|                                            |              | 5x5 mm WFQFN package<br>$T_A = +105^\circ\text{C}$ to $+125^\circ\text{C}$ | <b>0.1</b>                        |      |                                   | $\Omega$               |
| <b>MOSFET</b>                              |              |                                                                            |                                   |      |                                   |                        |
| P-Channel ON-Resistance                    |              | $V_{IN} = 5\text{V}$ , $I_0 = 200\text{mA}$                                | <b>26</b>                         | 35   | <b>50</b>                         | $\text{m}\Omega$       |
|                                            |              | $V_{IN} = 2.7\text{V}$ , $I_0 = 200\text{mA}$                              | <b>38</b>                         | 52   | <b>78</b>                         | $\text{m}\Omega$       |
| N-Channel ON-Resistance                    |              | $V_{IN} = 5\text{V}$ , $I_0 = 200\text{mA}$                                | <b>5</b>                          | 11   | <b>20</b>                         | $\text{m}\Omega$       |
|                                            |              | $V_{IN} = 2.7\text{V}$ , $I_0 = 200\text{mA}$                              | <b>8</b>                          | 15   | <b>31</b>                         | $\text{m}\Omega$       |
| <b>PHASE</b>                               |              |                                                                            |                                   |      |                                   |                        |
| PHASE Maximum Duty Cycle                   |              |                                                                            |                                   | 100  |                                   | %                      |
| PHASE Minimum On-Time                      |              | SYNC = High                                                                |                                   |      | <b>100</b>                        | ns                     |
| <b>OSCILLATOR</b>                          |              |                                                                            |                                   |      |                                   |                        |
| Nominal Switching Frequency                | $f_{SW}$     | FS = $V_{IN}$                                                              | <b>1730</b>                       | 2000 | <b>2350</b>                       | kHz                    |
|                                            |              | FS with $RS = 402\text{k}\Omega$                                           |                                   | 420  |                                   | kHz                    |
|                                            |              | FS with $RS = 42.2\text{k}\Omega$                                          |                                   | 4200 |                                   | kHz                    |
| SYNC Logic LOW to HIGH Threshold           |              |                                                                            | <b>0.67</b>                       | 0.75 | <b>0.84</b>                       | V                      |
| SYNC Logic Hysteresis                      |              |                                                                            | <b>0.10</b>                       | 0.17 | <b>0.20</b>                       | V                      |
| SYNC Logic Input Leakage Current           |              | SYNC = 3.6V                                                                |                                   | 3.7  | <b>5.0</b>                        | $\mu\text{A}$          |
| <b>POWER-GOOD (PG)</b>                     |              |                                                                            |                                   |      |                                   |                        |
| Output Low Voltage                         |              | $I_{PG} = 1\text{mA}$                                                      |                                   |      | <b>0.3</b>                        | V                      |
| PG Delay Time (Rising Edge)                |              | Time from $V_{OUT}$ reached regulation                                     | <b>0.5</b>                        | 1.0  | <b>2.0</b>                        | ms                     |
| PG Delay Time (Falling Edge)               |              |                                                                            |                                   | 6.5  |                                   | $\mu\text{s}$          |
| PG Pin Leakage Current                     |              | PG = $V_{IN}$                                                              |                                   | 0.01 | <b>0.10</b>                       | $\mu\text{A}$          |
| OVP PG Rising Threshold                    |              |                                                                            |                                   | 0.80 |                                   | V                      |
| UVP PG Rising Threshold                    |              |                                                                            | <b>80</b>                         | 85   | <b>90</b>                         | %                      |
| UVP PG Hysteresis                          |              |                                                                            |                                   | 5.5  |                                   | %                      |
| <b>EN</b>                                  |              |                                                                            |                                   |      |                                   |                        |
| Logic Input Low ( <a href="#">Note 9</a> ) | EN_VIL       |                                                                            |                                   |      | <b>0.4</b>                        | V                      |
| Logic Input High                           | EN_VIH       |                                                                            | <b>0.9</b>                        |      |                                   | V                      |
| EN Logic Input Leakage Current             |              | EN = 3.6V                                                                  |                                   | 0.1  | <b>1.0</b>                        | $\mu\text{A}$          |
| <b>OVER-TEMPERATURE PROTECTION</b>         |              |                                                                            |                                   |      |                                   |                        |
| Thermal Shutdown                           |              | Temperature rising                                                         |                                   | 150  |                                   | $^\circ\text{C}$       |
| Thermal Shutdown Hysteresis                |              | Temperature falling                                                        |                                   | 25   |                                   | $^\circ\text{C}$       |

## NOTE:

8. Compliance to datasheet limits is assured by one or more methods: production test, characterization, and/or design.

9. EN should be held below the EN\_VIL until  $V_{IN}$  exceeds  $V_{UVLO}$  rising.

## Typical Operating Performance

Unless otherwise noted, operating conditions are:  $T_A = +25^\circ\text{C}$ ,  $V_{IN} = V_{DD} = 5\text{V}$ ,  $V_{OUT} = 1.8\text{V}$ ,  $EN = V_{DD}$ ,  $SYNC = V_{DD}$ ,  $L = 0.68\mu\text{H}$ ,  $f_{SW} = 2\text{MHz}$ ,  $C_{IN} = 2 \times 22\mu\text{F}$ ,  $C_{OUT} = 2 \times 22\mu\text{F}$ ,  $I_{OUT} = 0\text{A}$  to  $5\text{A}$ .

FIGURE 5. EFFICIENCY vs LOAD (3.3V<sub>IN</sub>; SYNC = V<sub>DD</sub>)FIGURE 6. EFFICIENCY vs LOAD (3.3V<sub>IN</sub>; SYNC = GND)FIGURE 7. EFFICIENCY vs LOAD (5V<sub>IN</sub>; SYNC = V<sub>DD</sub>)FIGURE 8. EFFICIENCY vs LOAD (5V<sub>IN</sub>; SYNC = GND)FIGURE 9. POWER DISSIPATION vs LOAD (3.3V<sub>IN</sub>; SYNC = V<sub>DD</sub>)FIGURE 10. POWER DISSIPATION vs LOAD (5V<sub>IN</sub>; SYNC = V<sub>DD</sub>)

## Typical Operating Performance

Unless otherwise noted, operating conditions are:  $T_A = +25^\circ\text{C}$ ,  $V_{IN} = V_{DD} = 5\text{V}$ ,  $V_{OUT} = 1.8\text{V}$ ,  $EN = V_{DD}$ ,  $SYNC = V_{DD}$ ,  $L = 0.68\mu\text{H}$ ,  $f_{SW} = 2\text{MHz}$ ,  $C_{IN} = 2 \times 22\mu\text{F}$ ,  $C_{OUT} = 2 \times 22\mu\text{F}$ ,  $I_{OUT} = 0\text{A}$  to  $5\text{A}$ . (Continued)

FIGURE 11.  $V_{OUT}$  REGULATION vs LOAD ( $V_{OUT} = 1.2\text{V}$ )FIGURE 12.  $V_{OUT}$  REGULATION vs LOAD ( $V_{OUT} = 1.8\text{V}$ )FIGURE 13.  $V_{OUT}$  REGULATION vs LOAD ( $V_{OUT} = 1.0\text{V}$ )FIGURE 14. PHASE MINIMUM ON-TIME vs  $V_{IN}$ FIGURE 15. EN START-UP AT NO LOAD ( $SYNC = \text{GND}$ )FIGURE 16. EN START-UP AT NO LOAD ( $SYNC = V_{DD}$ )

## Typical Operating Performance

Unless otherwise noted, operating conditions are:  $T_A = +25^\circ\text{C}$ ,  $V_{IN} = V_{DD} = 5\text{V}$ ,  $V_{OUT} = 1.8\text{V}$ ,  $EN = V_{DD}$ ,  $SYNC = V_{DD}$ ,  $L = 0.68\mu\text{H}$ ,  $f_{SW} = 2\text{MHz}$ ,  $C_{IN} = 2 \times 22\mu\text{F}$ ,  $C_{OUT} = 2 \times 22\mu\text{F}$ ,  $I_{OUT} = 0\text{A}$  to  $5\text{A}$ . (Continued)

FIGURE 17.  $V_{IN}$  START-UP AT NO LOAD (SYNC = GND)FIGURE 18.  $V_{IN}$  START-UP AT NO LOAD (SYNC =  $V_{DD}$ )

FIGURE 19. EN SHUTDOWN AT NO LOAD (SYNC = GND)

FIGURE 20. EN SHUTDOWN AT NO LOAD (SYNC =  $V_{DD}$ )FIGURE 21.  $V_{IN}$  SHUTDOWN AT NO LOAD (SYNC = GND)FIGURE 22.  $V_{IN}$  SHUTDOWN AT NO LOAD (SYNC =  $V_{DD}$ )

## Typical Operating Performance

Unless otherwise noted, operating conditions are:  $T_A = +25^\circ\text{C}$ ,  $V_{IN} = V_{DD} = 5\text{V}$ ,  $V_{OUT} = 1.8\text{V}$ ,  $EN = V_{DD}$ ,  $SYNC = V_{DD}$ ,  $L = 0.68\mu\text{H}$ ,  $f_{SW} = 2\text{MHz}$ ,  $C_{IN} = 2 \times 22\mu\text{F}$ ,  $C_{OUT} = 2 \times 22\mu\text{F}$ ,  $I_{OUT} = 0\text{A}$  to  $5\text{A}$ . (Continued)



FIGURE 23. EN START-UP AT 5A LOAD (SYNC = GND)

FIGURE 24. EN START-UP AT 5A LOAD (SYNC = V<sub>DD</sub>)FIGURE 25. V<sub>IN</sub> START-UP AT 5A LOAD (SYNC = GND)FIGURE 26. V<sub>IN</sub> START-UP AT 5A LOAD (SYNC = V<sub>DD</sub>)

FIGURE 27. EN SHUTDOWN AT 5A LOAD (SYNC = GND)

FIGURE 28. EN SHUTDOWN AT 5A LOAD (SYNC = V<sub>DD</sub>)

## Typical Operating Performance

Unless otherwise noted, operating conditions are:  $T_A = +25^\circ\text{C}$ ,  $V_{IN} = V_{DD} = 5\text{V}$ ,  $V_{OUT} = 1.8\text{V}$ ,  $EN = V_{DD}$ ,  $SYNC = V_{DD}$ ,  $L = 0.68\mu\text{H}$ ,  $f_{SW} = 2\text{MHz}$ ,  $C_{IN} = 2 \times 22\mu\text{F}$ ,  $C_{OUT} = 2 \times 22\mu\text{F}$ ,  $I_{OUT} = 0\text{A}$  to  $5\text{A}$ . (Continued)

FIGURE 29. JITTER AT NO LOAD (SYNC =  $V_{DD}$ )FIGURE 30. JITTER AT 5A LOAD (SYNC =  $V_{DD}$ )

FIGURE 31. STEADY STATE AT NO LOAD (SYNC = GND)

FIGURE 32. STEADY STATE AT NO LOAD (SYNC =  $V_{DD}$ )FIGURE 33. STEADY STATE AT 5A (SYNC =  $V_{DD}$ )

## Typical Operating Performance

Unless otherwise noted, operating conditions are:  $T_A = +25^\circ\text{C}$ ,  $V_{IN} = V_{DD} = 5\text{V}$ ,  $V_{OUT} = 1.8\text{V}$ ,  $EN = V_{DD}$ ,  $SYNC = V_{DD}$ ,  $L = 0.68\mu\text{H}$ ,  $f_{SW} = 2\text{MHz}$ ,  $C_{IN} = 2 \times 22\mu\text{F}$ ,  $C_{OUT} = 2 \times 22\mu\text{F}$ ,  $I_{OUT} = 0\text{A}$  to  $5\text{A}$ . (Continued)



FIGURE 34. LOAD TRANSIENT 0A TO 5A; 0.5A/μs (SYNC = GND)



FIGURE 35. LOAD TRANSIENT 0A TO 5A; 0.5A/μs (SYNC = VDD)



FIGURE 36. OUTPUT SHORT-CIRCUIT



FIGURE 37. OUTPUT SHORT-CIRCUIT RECOVERY TO 1A LOAD



FIGURE 38. SHORT-CIRCUIT HICCUP WAVEFORM



FIGURE 39. OVERCURRENT PROTECTION

## Typical Operating Performance

Unless otherwise noted, operating conditions are:  $T_A = +25^\circ\text{C}$ ,  $V_{IN} = V_{DD} = 5\text{V}$ ,  $V_{OUT} = 1.8\text{V}$ ,  $EN = V_{DD}$ ,  $SYNC = V_{DD}$ ,  $L = 0.68\mu\text{H}$ ,  $f_{SW} = 2\text{MHz}$ ,  $C_{IN} = 2 \times 22\mu\text{F}$ ,  $C_{OUT} = 2 \times 22\mu\text{F}$ ,  $I_{OUT} = 0\text{A}$  to  $5\text{A}$ . (Continued)



FIGURE 40. OVERVOLTAGE PROTECTION



FIGURE 41. OVERVOLTAGE RECOVERY



FIGURE 42. OVER-TEMPERATURE PROTECTION



FIGURE 43. OVER-TEMPERATURE RECOVERY

## Theory of Operation

The ISL78235 is a step-down switching regulator optimized for automotive point-of-load powered applications. The regulator operates at a 2MHz default switching frequency for high efficiency and smaller form factor while staying out of the AM frequency band. By connecting a resistor from FS to SGND, the operational frequency is adjustable in the range of 500kHz to 4MHz. At light load, the regulator reduces the switching frequency by operating in Pulse Frequency Modulation (PFM) mode, unless forced to operate in fixed frequency PWM mode, to minimize the switching loss and to maximize the battery life. The quiescent current when the output is not loaded is typically only 45 $\mu$ A. The supply current is typically only 3.8 $\mu$ A when the regulator is shut down.

### PWM Control Scheme

Pulling the SYNC pin HI (>0.8V) forces the converter into PWM mode, regardless of output current, bypassing the PFM operation at light load. The ISL78235 uses the current-mode Pulse-Width Modulation (PWM) control scheme for fast transient response and pulse-by-pulse current limiting (see [Figure 3](#)). The current loop consists of the oscillator, the PWM comparator, current-sensing circuit, and the slope compensation for the current loop stability. The slope compensation is 440mV/Ts (Ts is the switching period), which changes proportionally with frequency. The gain for the current-sensing circuit is typically 170mV/A. The control reference for the current loops comes from the Error Amplifier's (EAMP) output.

The PWM operation is initialized by the clock from the oscillator. The P-channel MOSFET is turned on at the beginning of a PWM cycle and the current in the MOSFET starts to ramp up. When the sum of the current amplifier CSA and the slope compensation reaches the control reference of the current loop, the PWM comparator COMP sends a signal to the PWM logic to turn off the PFET and turn on the N-channel MOSFET. The NFET stays on until the end of the PWM cycle. [Figure 44](#) shows the typical operating waveforms during the PWM operation. The dotted lines on  $V_{CSA}$  illustrate the sum of the slope compensation ramp and the current-sense amplifier's CSA output.

The output voltage is regulated by controlling the  $V_{EAMP}$  voltage to the current loop. The bandgap circuit outputs a 0.6V reference voltage to the voltage loop. The feedback signal comes from the VFB pin. The soft-start block only affects the operation during the start-up and is discussed separately. The error amplifier is a transconductance amplifier that converts the voltage error signal to a current output. The voltage loop is internally compensated with the 55pF and 100k $\Omega$  RC network. The maximum EAMP voltage output is precisely clamped to 2.5V.



FIGURE 44. PWM OPERATION WAVEFORMS

### Skip Mode (PFM)

Pulling the SYNC pin low (<0.4V), forces the converter into PFM mode. The ISL78235 enters a pulse-skipping mode at light load to minimize the switching loss by reducing the switching frequency. [Figure 45](#) illustrates Skip mode operation. A zero-cross sensing circuit shown in [Figure 3](#) monitors the NFET current for zero crossing. When 16 consecutive cycles are detected, the regulator enters Skip mode. During the 16 detecting cycles, the current in the inductor is allowed to become negative. The counter is reset to zero when the current in any cycle does not cross zero.

When Skip mode is entered, the pulse modulation starts being controlled by the Skip comparator shown in [Figure 3](#). Each pulse cycle is still synchronized by the PWM clock. The PFET is turned on at the clock's rising edge and turned off when the output is higher than 1.2% of the nominal regulation or when its current reaches the peak skip current limit value. Then, the inductor current discharges to 0A and stays at zero (the internal clock is disabled), and the output voltage reduces gradually due to the load current discharging the output capacitor. When the output voltage drops to the nominal voltage, the PFET is turned on again at the rising edge of the internal clock as it repeats the previous operations.

The regulator resumes normal PWM mode operation when the output voltage drops 1.2% below the nominal voltage.



FIGURE 45. SKIP MODE OPERATION WAVEFORMS

## Frequency Adjust

The frequency of operation is fixed at 2MHz when FS is tied to VIN. The switching frequency is adjustable in the range from 500kHz to 4MHz with a resistor from FS to SGND according to [Equation 1](#):

$$R_{FS}[\text{k}\Omega] = \frac{220 \cdot 10^3}{f_{OSC}[\text{kHz}]} - 14 \quad (\text{EQ. 1})$$

Connect the SYNC pin to an external square pulse waveform to enable the ISL78235's frequency synchronization capability. The frequency synchronization feature synchronizes the positive edge trigger and its switching frequency up to 4MHz. The synchronization positive pulse width should be 100ns or greater for proper operation. The minimum external SYNC frequency is half of the free running oscillator frequency (either the default 2MHz when FS is tied to VIN or determined by the resistor from FS to SGND).

## Overcurrent Protection

The overcurrent protection is enabled by monitoring the CSA output with the OCP comparator, as shown in [Figure 3](#). The current-sensing circuit has a gain of 170mV/A typical, from the PFET current to the CSA output. When the CSA output reaches the threshold, the OCP comparator is tripped to turn off the PFET immediately. The overcurrent function protects the switching converter from a shorted output by monitoring the current flowing through the upper MOSFET.

When an overcurrent condition is detected, the upper MOSFET is immediately turned off and is not turned on again until the next switching cycle. When the initial overcurrent condition is detected, the overcurrent fault counter is set to 1. The OC fault counter is incremented if another overcurrent condition is detected on the subsequent cycle. If 17 sequential OC fault detections occur, the regulator is shut down under an overcurrent fault condition. An overcurrent fault condition causes the regulator to attempt to restart in hiccup mode within the delay of eight soft-start periods. At the end of the eighth soft-start wait period, the fault counters are reset and soft-start is attempted again. If the overcurrent condition stops during the delay of eight soft-start periods, the output will resume back into the regulation point after hiccup mode expires.

## Negative Current Protection

Similar to overcurrent, the negative current protection is enabled by monitoring the current across the low-side NFET, as shown in [Figure 3](#). When the valley point of the inductor current reaches -3A for four consecutive cycles, both PFET and NFET are off. A 100Ω discharge circuit in parallel to the NFET activates to discharge the output into regulation. The regulator resumes switching operation when the output is within regulation. The regulator will be in PFM for 20µs before switching to PWM if necessary.

## PG

PG is an open-drain output of a window comparator that continuously monitors the buck regulator output voltage. PG is actively held low when EN is low and during the buck regulator soft-start period. PG is a 1ms delay after the soft-start period that becomes high impedance as long as the output voltage is within the nominal regulation voltage set by VFB. When the voltage at the FB pin drops 15% below 0.6V or rises above 0.8V, the ISL78235 pulls PG low. Any fault condition forces PG low until the fault condition is cleared and after soft-start completes. For logic level output voltages, connect an external pull-up resistor between PG and VIN. A 100kΩ resistor works well in most applications.

## UVLO

When the input voltage is below the Undervoltage Lockout (UVLO) threshold (2.5V typical), the regulator is disabled.

## Soft Start-Up

The soft start-up circuit reduces the inrush current during power-up. The soft-start block outputs a ramp reference to the input of the error amplifier. This voltage ramp limits the slew rate of inductor current as well as the output voltage, so that the output voltage rises in a controlled fashion. When VFB is less than 0.1V at the beginning of the soft-start, the switching frequency is reduced to 200kHz, so that the output can start-up smoothly at light load condition. During soft-start, the IC operates in Skip mode to support prebiased output conditions.

Tie SS to SGND for internal soft-start (1ms typical). Connect a capacitor from SS to SGND to adjust the soft-start time. This capacitor, along with an internal 2.1 $\mu$ A current source, sets the soft-start interval of the converter,  $t_{SS}$ , as shown by [Equation 2](#).

$$C_{SS}[\mu F] = 3.1 \cdot t_{SS}[s] \quad (\text{EQ. 2})$$

$C_{SS}$  must be less than 33nF to ensure proper soft-start reset after fault condition.

## Enable

The Enable (EN) input allows the user to turn the regulator on or off for purposes such as power-up sequencing or minimizing power dissipation when the output is not needed. When the regulator is enabled, a typical 600 $\mu$ s delay occurs for waking up the bandgap reference, then the soft start-up begins. EN should be held below the EN\_VIL until  $V_{IN}$  exceeds  $V_{UVLO}$  rising.

## Discharge Mode (Soft-Stop)

When a transition to shutdown mode occurs, (EN low or fault condition) or the  $V_{IN}$  UVLO is set, the output is discharged to GND through an internal 100 $\Omega$  switch on the PHASE pin.

## Power MOSFETs

The power MOSFETs are optimized for highest efficiency. The ON-resistance for the PFET is typically 35m $\Omega$  and the ON-resistance for the NFET is typically 11m $\Omega$ .

## 100% Duty Cycle

The ISL78235 features a 100% duty cycle operation to maximize the battery operation life and provide very low dropout down to the minimum operating voltage. When the battery voltage drops to a level that the ISL78235 can no longer maintain the regulation at the output, the regulator completely turns on the PFET. The maximum dropout voltage under the 100% duty cycle operation is the product of the load current and the ON-resistance of the PFET.

## Thermal Shutdown

The ISL78235 has built-in over-temperature thermal protection. When the internal temperature reaches +150°C, the regulator completely shuts down. As the temperature drops to +125°C, the ISL78235 resumes operation after a soft-start cycle.

## Applications Information

### Output Inductor and Capacitor Selection

The ISL78235 typically uses a 0.33 $\mu$ H to 0.78 $\mu$ H output inductor for steady state and transient operation. Higher or lower inductor values can be used to optimize the total converter system performance. For example, the output inductor value can be increased for a higher output voltage 3.3V application in order to decrease the inductor current ripple and output voltage ripple. Set the ripple inductor current to approximately 30% of the

maximum output current for optimized performance. The inductor ripple current can be expressed as shown in [Equation 3](#):

$$\Delta I = \frac{V_{OUT} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}{L \cdot f_{SW}} \quad (\text{EQ. 3})$$

The inductor's saturation current rating must be larger than the positive peak current limit specified on [page 7](#) of the Electrical Specifications table. The ISL78235 has a typical peak current limit of 7.5A. The inductor saturation current must be over 7.5A for proper operation.

The ISL78235 uses an internal compensation network for regulator stability and the output capacitor value is dependent on the output voltage. The recommended ceramic capacitors are low ESR X7R rated or better. The recommended minimum output capacitor values are shown in [Table 2 on page 6](#).

[Table 2](#) shows that the minimum output capacitor value is given for the different output voltages to ensure that the whole converter system is stable. Additional output capacitance should be added for better performance in applications in which high load transient or low output ripple is required. Renesas recommends checking the system level performance along with the simulation model.

## Output Voltage Selection

The output voltage of the regulator is programmed with an external resistor divider that scales the output voltage relative to the internal reference voltage (0.6V) and is fed back to the inverting input of the error amplifier FB pin (see [Figure 46](#)).



FIGURE 46. PROGRAMMING OUTPUT VOLTAGE WITH  $R_2$  AND  $R_3$

The output voltage programming resistor  $R_2$  (from  $V_{OUT}$  to FB) depends on the value chosen for the feedback resistor and the desired output voltage of the regulator. The value for the feedback resistor,  $R_3$  (from FB to GND), is typically between 10k $\Omega$  and 100k $\Omega$ .  $R_2$  is chosen as shown in [Equation 4](#), where  $V_{FB} = 0.6V$  and  $V_{OUT}$  is the output voltage.

$$R_2 = R_3 \left( \frac{V_{OUT}}{V_{FB}} - 1 \right) \quad (\text{EQ. 4})$$

There is a leakage current from VIN to PHASE. Renesas recommends preloading the output with 10 $\mu$ A minimum for accurate output voltage. For improved loop stability performance, add 10pF to 22pF in parallel with R<sub>2</sub>. Check loop analysis before use in an application. See ["Loop Compensation Design"](#) for more information.

## Input Capacitor Selection

The main functions for the input capacitor are decoupling the parasitic inductance and providing a filtering function to prevent the switching current flowing back to the input rail. Place two 22 $\mu$ F low ESR X7R rated ceramic capacitors in parallel with a 0.1 $\mu$ F high frequency decoupling capacitor very close to the VIN/VDD and SGND/PGND pins.

## Loop Compensation Design

When COMP is not connected to VDD, the COMP pin is active for external loop compensation. The ISL78235 uses constant frequency peak current mode control architecture to achieve a fast loop transient response. An accurate current-sensing circuit in parallel with the upper MOSFET is used for peak current control signal and overcurrent protection. The inductor is not considered a state variable because its peak current is constant and the system becomes a single order system. It is much easier to design a type II compensator to stabilize the loop than to implement voltage mode control. Peak current mode control has an inherent input voltage feed-forward function to achieve good line regulation. [Figure 47](#) shows the small signal model of the synchronous buck regulator.



FIGURE 47. SMALL SIGNAL MODEL OF SYNCHRONOUS BUCK REGULATOR



FIGURE 48. TYPE II COMPENSATOR

[Figure 48](#) shows the type II compensator and its transfer function is expressed as [Equation 5](#):

$$A_V(S) = \frac{\hat{V}_{comp}}{\hat{V}_{FB}} = \frac{GM \cdot R_3}{(C_6 + C_7) \cdot (R_2 + R_3)} \frac{\left(1 + \frac{S}{\omega_{cz1}}\right) \left(1 + \frac{S}{\omega_{cz2}}\right)}{S \left(1 + \frac{S}{\omega_{cp1}}\right) \left(1 + \frac{S}{\omega_{cp2}}\right)} \quad (\text{EQ. 5})$$

where

$$\omega_{cz1} = \frac{1}{R_6 C_6}, \quad \omega_{cz2} = \frac{1}{R_2 C_3}, \quad \omega_{cp1} = \frac{C_6 + C_7}{R_6 C_6 C_7}, \quad \omega_{cp2} = \frac{R_2 + R_3}{C_3 R_2 R_3}$$

Compensator design goal:

High DC gain

Choose Loop bandwidth  $f_c \sim 100$ kHz or less

Gain margin: >10dB

Phase margin: >40°

The compensator design procedure is as follows:

The loop gain at crossover frequency of  $f_c$  has a unity gain. Therefore, the compensator resistance  $R_6$  is determined by [Equation 6](#).

$$R_6 = \frac{2\pi f_c V_o C_o R_t}{GM \cdot V_{FB}} = 13.7 \times 10^3 \cdot f_c V_o C_o \quad (\text{EQ. 6})$$

where GM is the transconductance,  $g_m$ , of the voltage error amplifier and  $R_t$  is the gain of the current sense amplifier.

Compensator capacitors  $C_6$  and  $C_7$  are given by [Equation 7](#).

$$C_6 = \frac{R_o C_o}{R_6}, \quad C_7 = \max\left(\frac{R_c C_o}{R_6}, \frac{1}{\pi f_s R_6}\right) \quad (\text{EQ. 7})$$

Set one compensator pole at zero frequency to achieve high DC gain, and set another compensator pole at either ESR zero frequency or half switching frequency, whichever is lower in [Equation 7](#). An optional zero can boost the phase margin.  $\omega_{cz2}$  is a zero due to  $R_2$  and  $C_3$ .

Set compensator zero 2 to 5 times  $f_c$ :

$$C_3 = \frac{1}{\pi f_c R_2} \quad (\text{EQ. 8})$$

Example:  $V_{IN} = 5V$ ,  $V_0 = 1.8V$ ,  $I_0 = 5A$ ,  $f_{SW} = 2MHz$ ,  $R_2 = 200k\Omega$ ,  $R_3 = 100k\Omega$ ,  $C_0 = 2 \times 22\mu F/10m\Omega$ ,  $L = 0.68\mu H$ ,  $f_c = 100kHz$ , then compensator resistance  $R_6$ :

$$R_6 = 13.7 \times 10^3 \cdot 100kHz \cdot 1.8V \cdot 44\mu F = 108k\Omega \quad (\text{EQ. 9})$$

It is acceptable to use  $107k\Omega$  as the closest standard value for  $R_6$ .

$$C_6 = \frac{1.8V \cdot 44\mu F}{5A \cdot 107k\Omega} = 148pF \quad (\text{EQ. 10})$$

$$C_7 = \max\left(\frac{10m\Omega \cdot 44\mu F}{107k\Omega}, \frac{1}{\pi \cdot 2MHz(107k\Omega)}\right) = (4.1pF, 1.5pF) \quad (\text{EQ. 11})$$

It is also acceptable to use the closest standard values for  $C_6$  and  $C_7$ . There is approximately  $3pF$  parasitic capacitance from  $V_{COMP}$  to GND. Therefore,  $C_7$  is optional. Use  $C_6 = 150pF$  and  $C_7 = \text{OPEN}$ .

$$C_3 = \frac{1}{\pi 100kHz \cdot 200k\Omega} = 16pF \quad (\text{EQ. 12})$$

Use  $C_3 = 10pF$ . Note that  $C_3$  may increase the loop bandwidth from the previous estimated value. [Figure 49](#) shows the simulated voltage loop gain. It has a  $120kHz$  loop bandwidth with a  $58^\circ$  phase margin and  $8dB$  gain margin. It may be more desirable to achieve an increased phase and gain margin. This can be accomplished by lowering  $R_6$  by  $10\%$  to  $20\%$ .



FIGURE 49. SIMULATED LOOP GAIN AND PHASE

## PCB Layout Recommendation

Proper PCB layout is a very important converter design step to ensure the designed converter works well. The ISL78235 power loop is composed of the output inductor  $L_0$ , the output capacitor  $C_0$ , the PHASE pins, and the PGND pin. Make the power loop as small as possible. The connecting traces among them should be direct, short, and wide. The switching node of the converter, the PHASE pins, and the traces connected to the node are very noisy, so keep the voltage feedback trace away from these noisy traces. Place the input capacitor as close as possible to the  $V_{IN}$  pin. The ground of the input and output capacitors should be connected as close as possible. The IC heat is mainly dissipated through the thermal pad. Maximizing the copper area connected to the thermal pad is preferable. In addition, a solid ground plane is helpful for better EMI performance. See [TB389](#) for information about via placement on the copper area of the PCB underneath the thermal pad for optimum thermal performance.

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision.

| DATE         | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Dec 17, 2021 | 8.00     | <p>Removed Related Literature section.<br/>           Updated links throughout.<br/>           Updated formatting in Ordering Information table.<br/>           Updated POD L16.5x5D to the latest revision, changes are as follows:<br/>           -Added Edge protection Technology<br/>           -Change dimension top view inner dimension 4.75 to 4.71mm<br/>           -Bottom View: For C_C, moved the horizontal line to the top of the dimple.</p>                                                                                                                                                                                                                                                                                                                                                                                                       |
| Sep 28, 2018 | 7.00     | <p>Updated Related Literature Section<br/>           Updated the Ordering Information table on page 5.<br/>           Added Note 9 on page 8.<br/>           Added specification symbols for the Logic Input Low and Logic Input High specifications on page 8.<br/>           Added information about EN_VIL to the "Enable" section on page 18.<br/>           Removed About Intersil section and updated disclaimer.</p>                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Sep 22, 2016 | 6.00     | Corrected shifted connection in Block Diagram on page 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Apr 1, 2016  | 5.00     | Updated Figure 10 title on page 9.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Dec 11, 2015 | 4.00     | <p>Added a new User Guide to Related Literature section.<br/>           Added ISL78235EVAL2Z to the ordering information table.<br/>           Added table1 on page 5.</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Nov 10, 2015 | 3.00     | <p>Added 5x5mmWFQFN information throughout datasheet.<br/>           Removed "Li-Ion Battery Powered devices" application bullet from page 1.<br/>           Updated Note 1 on page 5 from "Add "-T*" suffix for tape and reel." to "Add "-T" suffix for 6k unit or "-T7A" suffix for 250 unit tape and reel options."<br/>           On page 8, removed the test condition "<math>T_A = -40^\circ\text{C}</math> to <math>+105^\circ\text{C}</math>" for the <math>I_{NLIMIT}</math> specifications.<br/>           On page 8, added "<math>T_A = -40^\circ\text{C}</math> to <math>+105^\circ\text{C}</math>" to the test conditions of the Transresistance specification."<br/>           In "PWM Control Scheme" on page 16 (last sentence) corrected a typo by changing "1.6V" to "2.5V".<br/>           Updated the "PCB Layout Recommendation" section.</p> |
| Jul 1, 2015  | 2.00     | Figures 15 through 28 changed "CSS = 33nF" to "SS = GND".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Feb 20, 2015 | 1.00     | <p>Electrical Spec table, Oscillator section on page 8:<br/>           Changed nominal switching frequency minimum from 1700kHz to 1730kHz.</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Feb 3, 2015  | 0.00     | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

## Package Outline Drawing

For the most recent package outline drawing, see [L16.3x3D](#).

L16.3x3D

16 Lead Thin Quad Flat No-Lead Plastic Package

Rev 0, 3/10



For the most recent package outline drawing, see [L16.5x5D](#).

L16.5x5D

16 Lead Quad Flat No-Lead Plastic Package (Punch QFN with Wettable Flank)

Rev 3, 11/2021



## Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard":Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality":Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. **RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES.** FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.

9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.

(Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev. 4.0-2 April 2020)

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:  
[www.renesas.com/contact/](http://www.renesas.com/contact/)

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Renesas Electronics:](#)

[ISL78235EVAL2Z](#) [ISL78235EVAL1Z](#)