

## MAX31334

### Ultra-Low-Power Real Time Clock with Integrated Power Switch

#### Product Highlights

- Ultra-Low-Power Real Time Clock
  - 70nA Timekeeping Current
  - 1.1V to 5.5V Timekeeping Voltage Range
  - Automatic Switchover to Backup Supply on Power Failure
  - Trickle Charger for External Supercapacitor
- Integrated Power Switch with State Machine Increases System Battery Life
  - Up to 500mA Continuous Current
  - Ultra-Low 57mΩ On-Resistance
  - Wakeup on Periodic Interrupt—Countdown Timer (100ms to 1hr) and Alarms (1s Resolution)
  - Wakeup on External Interrupt, Like Pushbutton
- Saves Board Space
  - No External Capacitors Required for Crystal
  - 1.5mm x 2mm 12-WLP
  - 3mm x 3mm 12-TDFN
- Value-Add Features for Ease of Use
  - Works with Many 32.768kHz Crystals (no  $C_L$  limitation)
  - Two Time-of-Day Alarms
  - Event Detection and Timestamps
  - 1/128 Second Register
  - 32 bytes of User RAM

See more [Product Highlights](#)

#### Key Applications

- Electronic Shelf Label
- Ultra-low-power IoT Modules
- Medical Wearables
- Temperature Loggers
- Asset Tracking
- Battery-Powered Devices

#### Simplified Application Diagram



#### Pin Description



See more [Who should use this part](#).

[Ordering Information](#) appears at end of data sheet

## Absolute Maximum Ratings

Voltage Range on Any Pin Relative to Ground..... -0.3V to +6V  
PSW Output Continuous Current..... 500mA  
Operating Temperature Range..... -40°C to +85°C

Junction Temperature..... +125°C  
Storage Temperature Range..... -55°C to +125°C  
Soldering Temperature (Reflow) ..... 260°C

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Package Information

### 12-WLP

|                                                          |                                                |
|----------------------------------------------------------|------------------------------------------------|
| Package Code                                             | W121L1+2                                       |
| Outline Number                                           | <a href="#">21-100630</a>                      |
| Land Pattern Number                                      | Refer to <a href="#">Application Note 1891</a> |
| Four Layer Board:                                        |                                                |
| Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ) | 61.89°C/W                                      |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )    | N/A                                            |

### 12-TDFN

|                                                          |                         |
|----------------------------------------------------------|-------------------------|
| Package Code                                             | TD1233+1C               |
| Outline Number                                           | <a href="#">21-0664</a> |
| Land Pattern Number                                      | <a href="#">90-0397</a> |
| Single Layer Board:                                      |                         |
| Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ) | 63°C/W                  |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )    | 8.5°C/W                 |
| Four Layer Board:                                        |                         |
| Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ) | 41°C/W                  |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )    | 8.5°C/W                 |

## Electrical Characteristics

( $V_{CC} = +1.1V$  to  $+5.5V$ ,  $V_{ACT} = \text{Active Supply Rail}$  ( $V_{CC}$  or  $V_{BAT}$ ),  $T_A = -40^\circ\text{C}$  to  $+85^\circ\text{C}$ , unless otherwise noted. Typical values at  $V_{CC} = +3.0V$ ,  $T_A = +25^\circ\text{C}$ , WLP package, unless otherwise noted. Limits are 100% tested at  $T_A = +25^\circ\text{C}$ . [Note 1](#).)

| PARAMETER                        | SYMBOL        | CONDITIONS                           | MIN               | TYP | MAX | UNITS |
|----------------------------------|---------------|--------------------------------------|-------------------|-----|-----|-------|
| <b>DC CHARACTERISTICS</b>        |               |                                      |                   |     |     |       |
| Timekeeping Supply Voltage Range | $V_{CC}$      | ( <a href="#">Note 3</a> )           | 1.1               | 5.5 |     | V     |
| Interface Supply Voltage Range   | $V_{CCIO}$    | Full Operation                       | 1.62              | 5.5 |     | V     |
| Initial Power-On Voltage         | $V_{CC(POR)}$ |                                      | 1.7               |     |     | V     |
| Timekeeping Current              | $I_{CCT}$     | ( <a href="#">Note 4</a> ) PSW = OFF | $V_{ACT} = +1.8V$ | 70  | 750 | nA    |
|                                  |               |                                      | $V_{ACT} = +3.0V$ | 70  | 750 |       |

# Ultra-Low-Power Real Time Clock with Integrated Power Switch

MAX31334

( $V_{CC} = +1.1V$  to  $+5.5V$ ,  $V_{ACT}$  = Active Supply Rail ( $V_{CC}$  or  $V_{BAT}$ ),  $T_A = -40^\circ C$  to  $+85^\circ C$ , unless otherwise noted. Typical values at  $V_{CC} = +3.0V$ ,  $T_A = +25^\circ C$ , WLP package, unless otherwise noted. Limits are 100% tested at  $T_A = +25^\circ C$ . [Note 1](#).)

| PARAMETER                                                            | SYMBOL        | CONDITIONS                                    | MIN                                         | TYP                   | MAX | UNITS |
|----------------------------------------------------------------------|---------------|-----------------------------------------------|---------------------------------------------|-----------------------|-----|-------|
|                                                                      |               | $V_{ACT} = +4.2V$                             | 75                                          | 800                   |     |       |
| Maximum Supply Power-Up Slew Rate                                    | $T_{VCCR}$    |                                               | 5                                           |                       |     | V/ms  |
| Maximum Supply Switchover Slew Rate                                  | $T_{VCCF}$    |                                               | 0.5                                         |                       |     | V/ms  |
| <b>POWER SWITCH (PSW) CHARACTERISTICS</b>                            |               |                                               |                                             |                       |     |       |
| PSW Supply Range                                                     | $V_{CC(PSW)}$ |                                               | 1.62                                        | 5.5                   |     | V     |
| PSW Output On-Resistance (WLP)                                       | $R_{PSW}$     | PSW = ON                                      | $V_{CC} = +1.8V$                            | 95                    | 165 | mΩ    |
|                                                                      |               |                                               | $V_{CC} = +3.0V$                            | 57                    | 90  |       |
|                                                                      |               |                                               | $V_{CC} = +4.2V$                            | 47                    | 75  |       |
| PSW Output On-Resistance (TDFN)                                      | $R_{PSW}$     | PSW = ON                                      | $V_{CC} = +1.8V$                            | 131                   | 207 | mΩ    |
|                                                                      |               |                                               | $V_{CC} = +3.0V$                            | 93                    | 132 |       |
|                                                                      |               |                                               | $V_{CC} = +4.2V$                            | 83                    | 117 |       |
| PSW Output Voltage                                                   | $V_{OL(PSW)}$ | PSW = OFF                                     | $V_{CC} = +1.8V$ ,<br>$I_{SINK} = 200\mu A$ |                       | 0.1 | V     |
|                                                                      |               |                                               | $V_{CC} = +3.0V$ ,<br>$I_{SINK} = 1.6mA$    |                       | 0.2 |       |
| <b>BATTERY BACKUP AND THRESHOLD</b>                                  |               |                                               |                                             |                       |     |       |
| Timekeeping Backup Voltage Range                                     | $V_{BAT}$     |                                               | 1.1                                         | 5.5                   |     | V     |
| Power Fail Threshold Voltage                                         | $V_{PF}$      | $V_{TH1}$                                     |                                             | 1.55                  |     | V     |
|                                                                      |               | $V_{TH2}$                                     |                                             | 2.0                   |     |       |
| Trickle-Charge Current-Limiting Resistance                           | R1            |                                               |                                             | 3.3                   |     | kΩ    |
|                                                                      | R2            |                                               |                                             | 6.4                   |     |       |
|                                                                      | R3            |                                               |                                             | 11.3                  |     |       |
| Minimum Battery Voltage for $V_{CC}$ to $V_{BAT}$ switch (Auto Mode) | $V_{BAT\_SW}$ | $V_{CC} < V_{TH1}$ and $V_{CC} < V_{BAT\_SW}$ |                                             | 1.5                   |     | V     |
| <b>SCHMITT TRIGGER INPUT (DIN)</b>                                   |               |                                               |                                             |                       |     |       |
| Logic 1 Input                                                        | $V_{IH}$      | $V_{ACT} = 1.8$ to $5.5V$                     | $0.7 \times V_{ACT}$                        | $V_{ACT} + 0.3$       |     | V     |
|                                                                      |               | $V_{ACT} = 1.62V$                             | $0.75 \times V_{ACT}$                       | $V_{ACT} + 0.3$       |     |       |
| Logic 0 Input                                                        | $V_{IL}$      | $V_{ACT} = 1.8$ to $5.5V$                     | -0.3                                        | $0.3 \times V_{ACT}$  |     | V     |
|                                                                      |               | $V_{ACT} = 1.62V$                             | -0.3                                        | $0.25 \times V_{ACT}$ |     |       |
| Input Leakage                                                        | $I_{LI}$      |                                               | -0.1                                        | +0.1                  |     | μA    |
| <b>LOGIC INPUTS AND OUTPUTS</b>                                      |               |                                               |                                             |                       |     |       |

( $V_{CC} = +1.1V$  to  $+5.5V$ ,  $V_{ACT}$  = Active Supply Rail ( $V_{CC}$  or  $V_{BAT}$ ),  $T_A = -40^\circ C$  to  $+85^\circ C$ , unless otherwise noted. Typical values at  $V_{CC} = +3.0V$ ,  $T_A = +25^\circ C$ , WLP package, unless otherwise noted. Limits are 100% tested at  $T_A = +25^\circ C$ . [Note 1](#).)

| PARAMETER                               | SYMBOL   | CONDITIONS                             | MIN             | TYP             | MAX            | UNITS   |
|-----------------------------------------|----------|----------------------------------------|-----------------|-----------------|----------------|---------|
| Logic 1 Input (SDA, SCL)                | $V_{IH}$ | $V_{CC} = 1.62V$                       | 0.75 x $V_{CC}$ | $V_{CC} + 0.3$  | $V_{CC} + 0.3$ | V       |
|                                         |          | $V_{CC} = 1.8V$ to $5.5V$              | 0.7 x $V_{CC}$  | $V_{CC} + 0.3$  |                |         |
| Logic 0 Input (SDA, SCL)                | $V_{IL}$ | $V_{CC} = 1.62V$                       | -0.3            | 0.25 x $V_{CC}$ | 0.3 x $V_{CC}$ | V       |
|                                         |          | $V_{CC} = 1.8V$ to $5.5V$              | -0.3            | 0.3 x $V_{CC}$  |                |         |
| Input Leakage (SCL)                     | $I_{IL}$ | $V_{CC} \geq 1.62V$                    | -0.1            | -               | +0.1           | $\mu A$ |
| Output Leakage (SDA, INTA, INTB/CLKOUT) | $I_O$    | $V_{CC} \geq 1.62V$                    | -1              | -               | +1             | $\mu A$ |
| Output Logic 0 (SDA, INTA, INTB/CLKOUT) | $I_{OL}$ | $V_{OL} = +0.4V$ , $V_{CC} \geq 1.62V$ | 2               | -               | -              | $mA$    |

**AC CHARACTERISTICS ( $V_{CC} = +1.62V$  to  $+5.5V$ )**

|                                                  |              |                                                     |                |     |         |
|--------------------------------------------------|--------------|-----------------------------------------------------|----------------|-----|---------|
| SCL Clock Frequency                              | $f_{SCL}$    | ( <a href="#">Note 5</a> )                          | 10             | 400 | kHz     |
| Bus Free Time Between a STOP and START Condition | $t_{BUF}$    | -                                                   | 1.3            | -   | $\mu s$ |
| Hold Time (Repeated) START Condition             | $t_{HD:STA}$ | ( <a href="#">Note 6</a> )                          | 0.6            | -   | $\mu s$ |
| Low Period of SCL Clock                          | $t_{LOW}$    | -                                                   | 1.3            | -   | $\mu s$ |
| High Period of SCL Clock                         | $t_{HIGH}$   | -                                                   | 0.6            | -   | $\mu s$ |
| Data Hold Time                                   | $t_{HD:DAT}$ | ( <a href="#">Note 7</a> , <a href="#">Note 8</a> ) | 0              | 0.9 | $\mu s$ |
| Data Setup Time                                  | $t_{SU:DAT}$ | $V_{CC} = 3.0V$ ( <a href="#">Note 9</a> )          | 100            | -   | ns      |
| Setup Time for a Repeated START Condition        | $t_{SU:STA}$ | -                                                   | 0.6            | -   | $\mu s$ |
| Minimum Rise Time of Both SDA and SCL Signals    | $t_{RMIN}$   | ( <a href="#">Note 10</a> )                         | 20 + 0.1 $C_B$ | -   | ns      |
| Maximum Rise Time of Both SDA and SCL Signals    | $t_{RMAX}$   | -                                                   | 300            | -   | ns      |
| Minimum Fall Time for Both SDA and SCL Signals   | $t_{FMIN}$   | ( <a href="#">Note 10</a> )                         | 20 + 0.1 $C_B$ | -   | ns      |
| Maximum Fall Time for Both SDA and SCL Signals   | $t_{FMAX}$   | -                                                   | 300            | -   | ns      |

( $V_{CC} = +1.1V$  to  $+5.5V$ ,  $V_{ACT}$  = Active Supply Rail ( $V_{CC}$  or  $V_{BAT}$ ),  $T_A = -40^\circ C$  to  $+85^\circ C$ , unless otherwise noted. Typical values at  $V_{CC} = +3.0V$ ,  $T_A = +25^\circ C$ , WLP package, unless otherwise noted. Limits are 100% tested at  $T_A = +25^\circ C$ . [Note 1](#).)

| PARAMETER                                 | SYMBOL        | CONDITIONS                  | MIN | TYP | MAX | UNITS   |
|-------------------------------------------|---------------|-----------------------------|-----|-----|-----|---------|
| Setup Time for STOP Condition             | $t_{SU:STO}$  |                             | 0.6 |     |     | $\mu s$ |
| Maximum Capacitive Load for Each Bus Line | $C_B$         | ( <a href="#">Note 10</a> ) |     | 400 |     | pF      |
| I/O Capacitance                           | $C_{I/O}$     | ( <a href="#">Note 11</a> ) |     | 10  |     | pF      |
| SCL Spike Suppression                     | $t_{SP}$      | ( <a href="#">Note 11</a> ) |     | 37  |     | ns      |
| Oscillator Stop Flag (OSF) Delay          | $t_{OSF}$     | ( <a href="#">Note 12</a> ) |     | 30  | 100 | ms      |
| Timeout Interval                          | $t_{TIMEOUT}$ | ( <a href="#">Note 13</a> ) | 25  |     | 35  | ms      |

**Note 1:** Limits at  $-40^\circ C$  and  $+85^\circ C$  are guaranteed by design; not production tested.

**Note 2:** Voltage referenced to ground.

**Note 3:** Timekeeping function is active through this range. I<sup>2</sup>C operation is not guaranteed below  $V_{CCIO(min)}$ .

**Note 4:** Specified with I<sup>2</sup>C bus inactive. Oscillator (timekeeping function) operational. ( $ENCLKO = 0$ ).

**Note 5:** The minimum SCL clock frequency is limited by the bus timeout feature, which resets the serial bus interface if SCL is held low for  $t_{TIMEOUT}$ .

**Note 6:** After this period, the first clock pulse is generated.

**Note 7:** A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the  $V_{IHMIN}$  of the SCL signal) to bridge the undefined region of the falling edge of SCL.

**Note 8:** The maximum  $t_{HD:DAT}$  need only be met if the device does not stretch the low period ( $t_{LOW}$ ) of the SCL signal.

**Note 9:** A fast-mode device can be used in a standard-mode system, but the requirement  $t_{SU:DAT} \geq 250$ ns must then be met.

This is automatically the case if the device does not stretch the low period of the SCL signal. If such a device does stretch the low period of the SCL signal, it must output the next data bit to the SDA line  $t_{RMAX} + t_{SU:DAT} = 1000 + 250 = 1250$ ns before the SCL line is released.

**Note 10:**  $C_B$  is the total capacitance of one bus line, including all connected devices, in pF.

**Note 11:** Guaranteed by design; not 100% production tested.

**Note 12:** The parameter  $t_{OSF}$  is the period of time the oscillator must be stopped for the OSF flag to be set over  $V_{CC}$  range.

**Note 13:** The device I<sup>2</sup>C interface is in reset state and can receive a new START condition when SCL is held low for at least  $t_{TIMEOUTMAX}$ . Once the device detects this condition, the SDA output is released. The oscillator must be running for this function to work.

## Typical Operating Characteristics

$V_{CC} = 3V$ ;  $T_A = +25^\circ\text{C}$ , unless noted otherwise ( $T_A = +25^\circ\text{C}$ , unless otherwise noted.)



## Pin Configurations



## Pin Descriptions

| PIN |      | NAME         | FUNCTION                                                                                                                                                                                                                                                                            |
|-----|------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WLP | TDFN |              |                                                                                                                                                                                                                                                                                     |
| A1  | 2    | VBAT         | Backup Battery Input and Trickle Charger Output. Connect to GND when backup battery is not used.                                                                                                                                                                                    |
| A2  | 3    | X2           | Second Crystal Input for an External 32.768kHz Crystal. See the <a href="#">Oscillator Circuit and Clock Accuracy</a> section for recommended external crystal parameters.                                                                                                          |
| A3  | 4    | X1           | First Crystal Input for an External 32.768kHz Crystal. See the <a href="#">Oscillator Circuit and Clock Accuracy</a> section for recommended external crystal parameters.                                                                                                           |
| A4  | 5    | INTA         | Active-Low Interrupt Output. This pin is used to output an alarm interrupt. It is an open-drain pin and requires an external pullup resistor. If not used, connect this pin to ground. See <a href="#">Table 2</a> .                                                                |
| B1  | 12   | GND          | Ground                                                                                                                                                                                                                                                                              |
| B2  | 1    | N.C.         | Not connected                                                                                                                                                                                                                                                                       |
| B3  | 6    | INTB/CLK OUT | Square-Wave Clock or Active-Low Interrupt Output. This pin is used to output a programmable square wave or an alarm interrupt signal. This is an open-drain output and requires an external pullup resistor. If not used, connect this pin to ground. See <a href="#">Table 2</a> . |
| B4  | 7    | DIN          | Digital SCHMITT TRIGGER Input. Connect to ground if not used.                                                                                                                                                                                                                       |
| C1  | 11   | VCC          | Supply Voltage                                                                                                                                                                                                                                                                      |
| C2  | 10   | PSW          | Power switch output. VCC is output through a 57mΩ switch when turned on. This pin is pulled down to 0V when the switch is turned off.                                                                                                                                               |
| C3  | 9    | SDA          | Serial-data input/output. SDA is the input/output pin for the I <sup>2</sup> C serial interface. The SDA pin is open-drain and requires an external pullup resistor.                                                                                                                |
| C4  | 8    | SCL          | Serial-clock input. SCL is used to synchronize data movement on the serial interface.                                                                                                                                                                                               |

Functional Diagrams



## Detailed Description

The MAX31334 ultra-low-power, real-time clock (RTC) is a time-keeping device that consumes only 70nA timekeeping current. It features an integrated high-side power pass switch that enables ultra-low-power idle modes on duty-cycled applications by disconnecting power to other devices on the system. The power switch on/off durations can be controlled by periodic interrupt sources such as countdown timer (programmable from 100ms to 1hr) and alarms (1s resolution). The power switch can also be controlled by an external interrupt (from a pushbutton, for example) on the DIN pin. The MAX31334 supports a wide range of crystals with any loading ( $C_L$ ) spec which broadens the pool of usable crystals for this device. This device is accessed through an I<sup>2</sup>C serial interface. An integrated power-on reset function ensures deterministic default register status upon power-up.

The device also features a backup supply pin (VBAT) and automatically switches over to this supply when the main supply (VCC) drops below the programmed threshold voltage. Other features include two time-of-day alarms, interrupt outputs, a programmable square-wave output, event detection input with timestamping (32-byte timestamp registers double as RAM storage), a serial bus timeout mechanism.

The digital Schmitt trigger input (DIN) can also be used to record timestamps and/or assert an interrupt on a falling/rising edge of the DIN signal. The clock/calendar provides seconds, minutes, hours, day, date, month, and year information. A 1/128 seconds register is available for a sub-second timestamp resolution. The date at the end of the month is automatically adjusted for months with fewer than 31 days, including corrections for leap year. The clock operates in 24-hour/12-hour format.

The MAX31334 is available in lead (Pb)-free/RoHS compliant, 12-bump, 1.5mm x 2mm WLP with 0.5mm pitch, as well as a 12-pin 3mm x 3mm TDFN package.

The device supports the -40°C to +85°C extended temperature range.

### Clock/Calendar

The time and calendar information are obtained by reading the appropriate I<sup>2</sup>C registers. The time and calendar data are set or initialized by writing to the appropriate time/date registers. The contents of the time and calendar registers are in the binary-coded decimal (BCD) format. The century bit (bit 7 of the Month register) is toggled when the Years register overflows from 99 to 00. The day-of-week register increments at midnight. Values that correspond to the day of week are user-defined but must be sequential (i.e., if 1 equals Sunday, then 2 equals Monday, and so on). Illogical time and date entries result in undefined operation. A write to any of clock/calendar registers updates the clock/calendar after a 3ms window.

### I<sup>2</sup>C Interface

The I<sup>2</sup>C interface is guaranteed to operate when VCC is between 1.62V and 5.5V. The I<sup>2</sup>C interface is accessible whenever VCC is at a valid level. To prevent invalid device operation, the I<sup>2</sup>C interface should not be accessed when VCC is below +1.62V. The peripheral address is defined as the seven most significant bits (MSBs) sent by the controller after a START condition. The address is 1101000 (or 0xD0, left justified with LSB set to 0). The eighth bit is used to define a write or read operation. If a microcontroller connected to the MAX31334 resets during I<sup>2</sup>C communication, it is possible that the microcontroller and the MAX31334 could become unsynchronized. In such scenarios, the timeout feature in the MAX31334 can be used to reset the I<sup>2</sup>C peripheral controller if the SCL is held low for  $>t_{TIMEOUT}$ . After a loss of communication, if the microcontroller initiates a new I<sup>2</sup>C transaction, the MAX31334's I<sup>2</sup>C state machine is reset.



Figure 1. I<sup>2</sup>C Timing Diagram

### Oscillator Circuit and Clock Accuracy

The MAX31334 uses an external 32.768kHz crystal. The oscillator circuit does not require any external components to operate. This also enables the use of many 32.768kHz crystals regardless of the loading ( $C_L$ ) spec. A crystal with a minimum Quality Factor of 9000 must be used for sustaining oscillations. After the oscillator is enabled, the startup time of the oscillator circuit is usually less than one second.



Figure 2. PCB Layout Example

It is recommended to minimize the trace lengths from the crystal to the X1/X2 pins of the MAX31334 and avoid placing them close to any nearby ground plane to minimize the parasitic capacitance. Also, keep any other high-speed clock routings including signal from INTB/CLKO pin far away from these X1/X2 pins to reduce coupling effect which can degrade the oscillator signal integrity. [Figure 2](#) shows the recommended PCB layout for the crystal and oscillator.

The accuracy of the MAX31334 depends on the parallel resonant frequency of the crystal used, which is typically above the nominal 32.768kHz. The device includes a fractional divider circuit that can correct the typical accuracy close to 0ppm by providing an option to digitally correct the clock accuracy using the OFFSET\_HIGH (20h) and OFFSET\_LOW (21h) registers. These registers enable the user to measure and enter the absolute error. The digital logic then calculates the required compensation and corrects the accuracy with a resolution of 0.477ppm. Follow the steps to measure and correct the clock accuracy on your board.

1. Power on the MAX31334 and write 0x04 to the RTC\_CONFIG2 (04h) register to enable the 1Hz output clock.
2. Write 0x00 to OFFSET\_HIGH (20h) and OFFSET\_LOW (21h) registers.
3. Measure the clock frequency on INTB/CLKO pin using a frequency counter and record it as MEAS.
4. Calculate uncorrected crystal accuracy in ppm as:  $ACC = ((MEAS - 1) \times 10^6)/1$
5. Calculate the offset value as:  $OFFSET = \text{int}\{ACC/0.477\}$ .
6. Split the final 16-bit OFFSET value and enter the upper eight bits into the OFFSET\_HIGH register, then the lower eight bits into the OFFSET\_LOW register.
7. The new offset correction starts taking effect after the OFFSET\_LOW byte is written.

The new offset correction remains valid as long as there is power source (VCC or VBAT) provided.

### Power Management

The MAX31334 features a backup battery voltage pin (VBAT) in addition to the primary supply voltage pin (VCC). Initial power-up should always be performed on the VCC domain, and this rail is expected to be equal to or higher than  $VCC(POR) = 1.7V$ ; this ensures a successful POR function. If the VCC rail stays below 1.7V (but above 1.62V) during the initial power-up, an external I<sup>2</sup>C controller can communicate with the MAX31334, but successful operation is not guaranteed because POR was not achieved.

The MAX31334 has a power management function which monitors supply voltage on V<sub>CC</sub> and backup battery voltage on V<sub>BAT</sub>, and then determines which source to use as an internal supply. There is a PFAIL interrupt flag status bit in the register map to indicate the power fail condition. The V<sub>BAT</sub> pin should be connected to the backup battery. If there is no backup battery, V<sub>BAT</sub> should be tied to ground. Power management control bits Pwr\_mgmt[1:0] (register 1Dh) are used as follows: for the Power Management Auto and Trickle Charger mode, a “power fail voltage” can be programmed to 1.55V (default) or 2V. MAX31334 switches from the backup battery to the internal power supply if and only if the main supply VCC is lower than both the power fail voltage and the backup battery voltage (and the backup battery voltage is higher than V<sub>BAT\_SW</sub> = 1.5V). Otherwise, VCC remains as the main supply. There is an PFAIL interrupt flag status bit in the STATUS (00h) register that can be used as a power fail flag. The PFAIL interrupt flag monitors the VCC supply and is set when VCC falls below the power fail threshold voltage.

**Table 1. Power Management**

| EN_TRICKLE | VBACK_SEL | MANUAL_SEL | MODE OF OPERATION                                                                      |               |
|------------|-----------|------------|----------------------------------------------------------------------------------------|---------------|
| 1          | x         | 0          | <b>POWER MANAGEMENT AUTO AND TRICKLE CHARGER ON</b>                                    |               |
|            |           |            | Supply Condition                                                                       | Active Supply |
|            |           |            | VCC < VPF, VCC < VBAT                                                                  | VBAT          |
|            |           |            | VCC < VPF, VCC > VBAT                                                                  | VCC           |
|            |           |            | VCC > VPF, VCC < VBAT                                                                  | VCC           |
|            |           |            | VCC > VPF, VCC > VBAT                                                                  | VCC           |
| 1          | 0         | 1          | Power Management Manual and Trickle Charger On<br>Active Supply = VCC                  |               |
| 1          | 1         | 1          | Power Management Manual and Trickle Charger On<br>Active Supply = VBAT for VBAT > VCC  |               |
| 0          | x         | 0          | <b>Power Management Auto and Trickle Charger Off</b>                                   |               |
|            |           |            | Supply Condition                                                                       | Active Supply |
|            |           |            | VCC < VPF, VCC < VBAT                                                                  | VBAT          |
|            |           |            | VCC < VPF, VCC > VBAT                                                                  | VCC           |
|            |           |            | VCC > VPF, VCC < VBAT                                                                  | VCC           |
|            |           |            | VCC > VPF, VCC > VBAT                                                                  | VCC           |
| 0          | 0         | 1          | Power Management Manual and Trickle Charger Off<br>Active Supply = VCC                 |               |
| 0          | 1         | 1          | Power Management Manual and Trickle Charger Off<br>Active Supply = VBAT for VBAT > VCC |               |

### Trickle Charger

The trickle charger is for charging an external super capacitor or a rechargeable battery. The maximum charging current can be calculated as follows:

$$I_{MAX} = (V_{CC} - V_D - V_{BAT}) / R$$

where  $V_D$  is the diode voltage drop,  $V_{BAT}$  is the voltage of the battery being charged, and  $R$  is the resistance selected in the charging path. As the battery charges, the battery voltage increases and the voltage across the charging path decreases. Therefore, the charging current also decreases.



Figure 3. Trickle Charger

### Power Switch (PSW) State Machine

The MAX31334 includes a power switch state machine (PSW SM) that controls the operation of the switch, thereby controlling the on/off durations of all downstream devices powered through the PSW pin.



Figure 4. PSW State Machine

## ACTIVE

This is the default operating state of the MAX31334 PSW SM, where PSW = ON and SLST = 0.

The MAX31334 enters ACTIVE each time a POR event is detected on the VCC pin.

All the configuration related to the switch (wait/sleep duration and wakeup sources) must be done in this state.

Four possible wakeup sources can be configured:

1. The Countdown Timer can be enabled as a wakeup source by setting TWE = 1. Before exiting the Active state, the countdown timer needs to be configured through registers Timer\_Init (1Bh, 1Ch) and Timer\_Config (06h), and then enabled (TE = 1) to begin the count.
2. Alarm1 can be enabled as a wakeup source by setting A1WE = 1 and configuring the match condition using the Alarm1 registers (10h to 15h).
3. Alarm2 can be enabled as a wakeup source by setting A2WE = 1 and configuring the match condition using the Alarm2 registers (16h to 18h).
4. An external trigger on the DIN pin can be enabled as a wakeup source by setting DWE = 1 and configuring the trigger polarity (DIP).

Additionally, The DIN pin can also be enabled as a sleep entry trigger by setting DSE = 1.

The transition to the next state (WAIT or SLEEP) is achieved through one of two ways:

1. Write SLP = 1 through I<sub>2</sub>C
2. Valid transition on DIN pin && DSE == 1

Transition to the next state does not occur if the oscillator is disabled or OSF = 1.

## WAIT

This is the intermediate WAIT state of the MAX31334 PSW SM, where PSW = ON and SLST = 0. This state provides additional time for the microcontroller to perform any critical tasks before it loses power in SLEEP.

The duration of WAIT depends on the value of the WSTO bitfield and can last up to ~55ms. The WSTO bitfield needs to be programmed to the desired value before exiting ACTIVE.

Exit from WAIT to SLEEP occurs when the WSTO timeout duration elapses.

Exit from WAIT back to ACTIVE can occur through one of four events:

1. Countdown timer elapses && TWE==1
2. Valid DIN transition detected && DWE==1
3. Alarm1 match condition occurs && A1WE==1
4. Alarm2 match condition occurs && A2WE==1

If more than one wakeup source is enabled, the first event among the four listed triggers a transition to ACTIVE.

If WSTO = 0, this state is bypassed and the PSW SM directly enters SLEEP.

## SLEEP

This is the SLEEP state of the PSW SM, where PSW = OFF and SLST = 1.

The PSW pin is pulled down to GND, thereby cutting power to all the downstream devices on this rail.

Exit from SLEEP back to ACTIVE can occur through one of 4 events:

1. Countdown timer elapses && TWE==1
2. Valid DIN transition detected && DWE==1
3. Alarm1 match condition occurs && A1WE==1
4. Alarm2 match condition occurs && A2WE==1

If more than one wakeup source is enabled, the first event among the four listed triggers a transition to ACTIVE.

During normal operation, this does not transition from SLEEP to WAIT.

### Special Conditions

Some special conditions can also trigger a transition from SLEEP (or WAIT) to ACTIVE:

1. Oscillator is disabled (EN\_OSC = 0) or stops abruptly (OSF = 1).
2. Write SLP = 0 through I<sup>2</sup>C.

Note: When DSE = 1, writing SLP = 0 through I<sup>2</sup>C does not bring the SM back to ACTIVE. This is a special condition, and the user needs to write DSE = 0 to bring the SM back to ACTIVE.

### Interrupt Status and Outputs

When an interrupt is asserted, a corresponding status bit in STATUS (00h) register becomes “1”, and an interrupt output transitions from High to Low. The interrupt status bit and output can be cleared by reading the STATUS (00h) register. See [Table 2](#) for interrupt configurations.

**Table 2. Interrupt Modes**

| ENCLKO | INTA                                                                    | CLKOUT/INTB  |
|--------|-------------------------------------------------------------------------|--------------|
| 0      | INTA: Alarm2, Timer, Power Fail (PFAIL), Digital interrupt (DIN)        | INTB: Alarm1 |
| 1      | INTA: Alarm1, Alarm2 Timer, Power Fail (PFAIL), Digital interrupt (DIN) | CLKOUT       |

### Alarms

The MAX31334 contains two time-of-day/date alarms. Alarm 1 can be set by writing to registers 10h–15h. Alarm 2 can be set by writing to registers 16h to 18h. The alarms can be programmed by the A1IE and A2IE bits in Int\_en register to activate the INT output on an alarm match condition. Bit 7 of each of the time-of-day/date alarm registers and bit 6 of Alm1\_mon register are mask bits ([Table 3](#)). When all the mask bits for each alarm are logic 0, an alarm only occurs when the values in the timekeeping registers match the corresponding values stored in the time-of-day, date, month, and year alarm registers. The alarms can also be programmed to repeat every second, minute, hour, day, or date. [Table 3](#) and [Table 4](#) shows the possible settings. Configurations not listed in the table result in illogical operation. The DY\_DT\_MATCH bit (bit 6 of the alarm day/date registers) controls whether the alarm value stored in bits 0 to 5 of that register represents the day of the week or the date of the month. If DY\_DT\_MATCH is written to logic 0, the alarm is the result of a match with date of the month. If DY\_DT\_MATCH is written to logic 1, the alarm is the result of a match with day of the week.

**Table 3. Alarm 1 Settings**

| DY/DT | ALARM 1 REGISTER MASK BITS (BIT 7) |      |      |      |      |      |                                                                    | ALARM RATE |
|-------|------------------------------------|------|------|------|------|------|--------------------------------------------------------------------|------------|
|       | A1M6                               | A1M5 | A1M4 | A1M3 | A1M2 | A1M1 |                                                                    |            |
| X     | 1                                  | 1    | 1    | 1    | 1    | 1    | Alarm once a second                                                |            |
| X     | 1                                  | 1    | 1    | 1    | 1    | 0    | Alarm when seconds match                                           |            |
| X     | 1                                  | 1    | 1    | 1    | 0    | 0    | Alarm when minutes and seconds match                               |            |
| X     | 1                                  | 1    | 1    | 0    | 0    | 0    | Alarm when hours, minutes, and seconds match                       |            |
| 0     | 1                                  | 1    | 0    | 0    | 0    | 0    | Alarm when dates, hours, minutes, and seconds match                |            |
| 0     | 1                                  | 0    | 0    | 0    | 0    | 0    | Alarm when months, dates, hours, minutes, and seconds match        |            |
| 0     | 0                                  | 0    | 0    | 0    | 0    | 0    | Alarm when years, months, dates, hours, minutes, and seconds match |            |
| 1     | 1                                  | 1    | 0    | 0    | 0    | 0    | Alarm when days, hours, minutes, and seconds match                 |            |

**Table 4. Alarm 2 Settings**

| DY/DT | ALARM 2 REGISTER<br>MASK BITS (BIT 7) |      |      | ALARM RATE                                         |
|-------|---------------------------------------|------|------|----------------------------------------------------|
|       | A2M4                                  | A2M3 | A2M2 | Alarm once per minute (00 seconds of every minute) |
| X     | 1                                     | 1    | 1    | Alarm when minutes match                           |
| X     | 1                                     | 1    | 0    | Alarm when hours and minutes match                 |
| X     | 1                                     | 0    | 0    | Alarm when dates, hours, and minutes match         |
| 0     | 0                                     | 0    | 0    | Alarm when days, hours, and minutes match          |
| 1     | 0                                     | 0    | 0    | Alarm when days, hours, and minutes match          |

### Countdown Timer

The MAX31334 features a countdown timer with a pause function. The timer can be configured by writing to registers Timer\_config (06h) and Timer\_init (1Bh, 1Ch). The Timer\_init register should be loaded with the initial value from which the timer would start counting down. The Timer\_config register allows these configuration options:

- Select the frequency of the timer using the TFS[1:0] field.
- Start/stop the timer using the TE (Timer Enable) bit.
- Enable/disable the timer repeat function using the TRPT bit. This function reloads and restarts the timer with the same init value once it counts down to zero.
- Pause/resume the countdown at any time when the timer is enabled using the TPAUSE bit (explained as follows).

The timer can be programmed to assert the INT output whenever it counts down to zero. This can be enabled/disabled using the TIE bit in register Int\_en register (01h).

The TPAUSE bit is only valid when TE = 1. This bit must be reset to 0 whenever TE is reset to 0.

[Table 5](#) highlights the steps to be used for various use cases involving TE and TPAUSE.

Typical use cases:

- Countdown timer without pause: Step 1 → Step 2 → Step 1 and so on
- Countdown timer with pause: Step 1 → Step 2 → Step 3a → Step 3b → Step 1 and so on

**Table 5. Countdown Timer Sequence**

| SEQUENCE                 | TE | TPAUSE | ACTION                                                                                                                                                            |
|--------------------------|----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Step 1                   | 0  | 0      | Countdown timer is reset, and ready for next countdown operation. Timer_init can be programmed in this state.                                                     |
| Step 2                   | 1  | 0      | Countdown timer starts counting down from the value programmed in Timer_init                                                                                      |
| Step 3a<br>(Optional)    | 1  | 1      | Countdown timer is paused and is ready to start counting down when TPAUSE is programmed back to '0'. Contents of the countdown timer are preserved in this state. |
| Step 3b<br>If 3a is true | 1  | 0      | Countdown timer is brought out of pause state and starts counting down from the paused value.                                                                     |
|                          | 0  | 1      | Not allowed                                                                                                                                                       |

### Timestamps

The MAX31334 can record and store timestamps when triggered by specific events. Up to four timestamps can be stored in the four banks of timestamp registers (TS0, TS1, TS2, and TS3). Each TS bank contains seven registers for date/time information and one TSx\_Flags register to indicate which event triggered this timestamp.

The MAX31334 can be configured to record timestamps on these events:

- Rising/falling edge (configurable) on DIN pin
- Supply switch from VCC to VBAT
- Supply switch from VBAT to VCC
- VBAT voltage drops below VBATLOW level (2V)

The part can either be configured to record only the first four timestamps and not record any subsequent events (TSOW = 0, [Figure 4](#)) or to keep recording every configured event and only keep the four latest events by overwriting the oldest event each time (TSOW = 1, [Figure 5](#)).

All the configuration related to timestamps can be found in the Timestamp\_Config (05h) register. To start recording timestamps, the TSVLOW, TSPWM, TSDIN, TSOW bits need to be configured as desired and the TSE (timestamp enable) bit should be set to 1. The timestamp banks can be read through I<sup>2</sup>C by accessing the corresponding register address. The TSR bit can be used to reset all the timestamp banks to 0 and start recording new timestamps again (if TSE = 1).

When the timestamp functionality is not used (TSE = 0), all 32 bytes of timestamp registers can be used as user RAM. After setting TSE = 0, write TSR = 1 to ensure RAM functionality.



Figure 5. Timestamps with TSOW = 0



Figure 6. Timestamps with TSOW = 1

## Applications Information

### Power Supply Decoupling

To achieve the best results when using the device, decouple the V<sub>CC</sub> and/or V<sub>BAT</sub> power supplies with 0.1 $\mu$ F and/or 1.0 $\mu$ F capacitors. Use a high-quality ceramic surface-mount capacitor if possible. Surface-mount components minimize lead inductance which improves performance and ceramic capacitors tend to have adequate high-frequency response for decoupling applications.

### Using Open-Drain Outputs

The INTA and INTB/CLKO outputs are open-drain and therefore require an external pullup resistor to realize logic-high output levels. Pullup resistor values around 10k $\Omega$  are typical.

### Battery Leakage Current

When the MAX31334 switches from V<sub>CC</sub> to V<sub>BAT</sub> supply, the DIN pin buffer internally operates on the V<sub>BAT</sub> supply rail. If this pin is externally connected to an intermediate voltage level (between 0.7V and V<sub>BAT</sub> - 0.7V), then there is a high leakage current (tens of microamperes) on the V<sub>BAT</sub> supply. This scenario can occur when the system V<sub>CC</sub> rail is discharging and the MAX31334 has switched to V<sub>BAT</sub> supply, but the DIN pin is pulled up to the V<sub>CC</sub> rail. The DIN pin can be pulled up to V<sub>BAT</sub> instead of V<sub>CC</sub> to ensure minimal negligible leakage when the MAX31334 is running on V<sub>BAT</sub>.

### SDA and SCL Pullup Resistors

SDA is an open-drain output and requires an external pullup resistor to realize a logic-high level. Because the device does not use clock cycle stretching, a controller using either an open-drain output with a pullup resistor or CMOS output driver (push-pull) could be used for SCL.

## Register Map

### RC34\_REGS

| ADDRESS        | NAME                                       | MSB          |                |                 |               |                 |          |                 | LSB     |  |  |  |
|----------------|--------------------------------------------|--------------|----------------|-----------------|---------------|-----------------|----------|-----------------|---------|--|--|--|
| <b>RTC_REG</b> |                                            |              |                |                 |               |                 |          |                 |         |  |  |  |
| 0x00           | <a href="#">STATUS[7:0]</a>                | PSDECT       | OSF            | PFAIL           | VBATLOW       | DIF             | TIF      | A2F             | A1F     |  |  |  |
| 0x01           | <a href="#">INT_EN[7:0]</a>                | –            | DOSF           | PFAILE          | VBATLOW<br>IE | DIE             | TIE      | A2IE            | A1IE    |  |  |  |
| 0x02           | <a href="#">RTC_RESET[7:0]</a>             | –            | –              | –               | –             | –               | –        | –               | SWRST   |  |  |  |
| 0x03           | <a href="#">RTC_CONFIG1[7:0]</a>           | –            | –              | A1AC[1:0]       |               | DIP             | –        | I2C_TIME<br>OUT | EN_OSC  |  |  |  |
| 0x04           | <a href="#">RTC_CONFIG2[7:0]</a>           | SLST         | –              | –               | DSE           | –               | ENCLKO   | CLKO_HZ[1:0]    |         |  |  |  |
| 0x05           | <a href="#">TIMESTAMP_CONFIG[7:<br/>0]</a> | –            | –              | TSVLOW          | TSPWM         | TSDIN           | TSOW     | TSR             | TSE     |  |  |  |
| 0x06           | <a href="#">TIMER_CONFIG[7:0]</a>          | –            | –              | –               | TE            | TPAUSE          | TRPT     | TFS[1:0]        |         |  |  |  |
| 0x07           | <a href="#">SLEEP_CONFIG[7:0]</a>          | SLP          | WSTO[2:0]      |                 |               | DWE             | TWE      | A2WE            | A1WE    |  |  |  |
| 0x08           | <a href="#">SECONDS_1_128[7:0]</a>         | –            | _1_2s          | _1_4s           | _1_8s         | _1_16s          | _1_32s   | _1_64s          | _1_128s |  |  |  |
| 0x09           | <a href="#">SECONDS[7:0]</a>               | –            | SEC_10[2:0]    |                 |               | SECONDS[3:0]    |          |                 |         |  |  |  |
| 0x0A           | <a href="#">MINUTES[7:0]</a>               | –            | MIN_10[2:0]    |                 |               | MINUTES[3:0]    |          |                 |         |  |  |  |
| 0x0B           | <a href="#">HOURS[7:0]</a>                 | –            | F_24_12        | HR_20_A<br>M_PM | HR_10         | HOUR[3:0]       |          |                 |         |  |  |  |
| 0x0C           | <a href="#">DAY[7:0]</a>                   | –            | –              | –               | –             | –               | DAY[2:0] |                 |         |  |  |  |
| 0x0D           | <a href="#">DATE[7:0]</a>                  | –            | –              | DATE_10[1:0]    |               | DATE[3:0]       |          |                 |         |  |  |  |
| 0x0E           | <a href="#">MONTH[7:0]</a>                 | CENTURY      | –              | –               | MONTH_1<br>0  | MONTH[3:0]      |          |                 |         |  |  |  |
| 0x0F           | <a href="#">YEAR[7:0]</a>                  | YEAR_10[3:0] |                |                 |               | YEAR[3:0]       |          |                 |         |  |  |  |
| 0x10           | <a href="#">ALM1_SEC[7:0]</a>              | A1M1         | A1_SEC_10[2:0] |                 |               | A1_SECONDS[3:0] |          |                 |         |  |  |  |
| 0x11           | <a href="#">ALM1_MIN[7:0]</a>              | A1M2         | A1_MIN_10[2:0] |                 |               | A1_MINUTES[3:0] |          |                 |         |  |  |  |

|                   |                           |                   |                 |                 |               |                  |                 |           |            |  |  |  |  |  |  |  |  |  |
|-------------------|---------------------------|-------------------|-----------------|-----------------|---------------|------------------|-----------------|-----------|------------|--|--|--|--|--|--|--|--|--|
| 0x12              | <u>ALM1_HRS[7:0]</u>      | A1M3              | -               | A1_HR_20_AM_PM  | A1_HR_10      | A1_HOUR[3:0]     |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x13              | <u>ALM1_DAY_DATE[7:0]</u> | A1M4              | A1_DY_D_T_MATCH | A1_DATE_10[1:0] |               | A1_DAY_DATE[3:0] |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x14              | <u>ALM1_MON[7:0]</u>      | A1M5              | A1M6            | -               | A1_MONTH_H_10 | A1_MONTH[3:0]    |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x15              | <u>ALM1_YEAR[7:0]</u>     | A1_YEAR_10[3:0]   |                 |                 |               | A1_YEAR[3:0]     |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x16              | <u>ALM2_MIN[7:0]</u>      | A2M2              | A2_MIN_10[2:0]  |                 |               |                  | A2_MINUTES[3:0] |           |            |  |  |  |  |  |  |  |  |  |
| 0x17              | <u>ALM2_HRS[7:0]</u>      | A2M3              | -               | A2_HR_20_AM_PM  | A2_HR_10      | A2_HOUR[3:0]     |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x18              | <u>ALM2_DAY_DATE[7:0]</u> | A2M4              | A2_DY_D_T_MATCH | A2_DATE_10[1:0] |               | A2_DAY_DATE[3:0] |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x19              | <u>TIMER_COUNT2[7:0]</u>  | TIMER_COUNT[15:8] |                 |                 |               |                  |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x1A              | <u>TIMER_COUNT1[7:0]</u>  | TIMER_COUNT[7:0]  |                 |                 |               |                  |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x1B              | <u>TIMER_INIT2[7:0]</u>   | TIMER_INIT[15:8]  |                 |                 |               |                  |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x1C              | <u>TIMER_INIT1[7:0]</u>   | TIMER_INIT[7:0]   |                 |                 |               |                  |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x1D              | <u>PWR_MGMT[7:0]</u>      | -                 | -               | -               | -             | EN_VBAT_DETECT   | PFVT            | VBACK_SEL | MANUAL_SEL |  |  |  |  |  |  |  |  |  |
| 0x1E              | <u>TRICKLE_REG[7:0]</u>   | -                 | -               | -               | -             | TRICKLE[2:0]     |                 |           | EN_TRICKLE |  |  |  |  |  |  |  |  |  |
| 0x20              | <u>OFFSET_HIGH[7:0]</u>   | COMPWORD[15:8]    |                 |                 |               |                  |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x21              | <u>OFFSET_LOW[7:0]</u>    | COMPWORD[7:0]     |                 |                 |               |                  |                 |           |            |  |  |  |  |  |  |  |  |  |
| <b>TS_RAM_REG</b> |                           |                   |                 |                 |               |                  |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x30              | <u>TS0_SEC_1_128[7:0]</u> | -                 | _1_2s           | _1_4s           | _1_8s         | _1_16s           | _1_32s          | _1_64s    | _1_128s    |  |  |  |  |  |  |  |  |  |
| 0x31              | <u>TS0_SEC[7:0]</u>       | -                 | SEC_10[2:0]     |                 |               | SEC[3:0]         |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x32              | <u>TS0_MIN[7:0]</u>       | -                 | MIN_10[2:0]     |                 |               | MIN[3:0]         |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x33              | <u>TS0_HOUR[7:0]</u>      | -                 | F_24_12         | HR_20_AM_PM     | HR_10         | HOUR[3:0]        |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x34              | <u>TS0_DATE[7:0]</u>      | -                 | -               | DATE_10[1:0]    |               | DATE[3:0]        |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x35              | <u>TS0_MONTH[7:0]</u>     | CENTURY           | -               | -               | MONTH_10      | MONTH[3:0]       |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x36              | <u>TS0_YEAR[7:0]</u>      | YEAR_10[3:0]      |                 |                 |               | YEAR[3:0]        |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x37              | <u>TS0_FLAGS[7:0]</u>     | -                 | -               | -               | -             | VLOWF            | VBATF           | VCCF      | DINF       |  |  |  |  |  |  |  |  |  |
| 0x38              | <u>TS1_SEC_1_128[7:0]</u> | -                 | _1_2s           | _1_4s           | _1_8s         | _1_16s           | _1_32s          | _1_64s    | _1_128s    |  |  |  |  |  |  |  |  |  |
| 0x39              | <u>TS1_SEC[7:0]</u>       | -                 | SEC_10[2:0]     |                 |               | SEC[3:0]         |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x3A              | <u>TS1_MIN[7:0]</u>       | -                 | MIN_10[2:0]     |                 |               | MIN[3:0]         |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x3B              | <u>TS1_HOUR[7:0]</u>      | -                 | F_24_12         | HR_20_AM_PM     | HR_10         | HOUR[3:0]        |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x3C              | <u>TS1_DATE[7:0]</u>      | -                 | -               | DATE_10[1:0]    |               | DATE[3:0]        |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x3D              | <u>TS1_MONTH[7:0]</u>     | CENTURY           | -               | -               | MONTH_10      | MONTH[3:0]       |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x3E              | <u>TS1_YEAR[7:0]</u>      | YEAR_10[3:0]      |                 |                 |               | YEAR[3:0]        |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x3F              | <u>TS1_FLAGS[7:0]</u>     | -                 | -               | -               | -             | VLOWF            | VBATF           | VCCF      | DINF       |  |  |  |  |  |  |  |  |  |
| 0x40              | <u>TS2_SEC_1_128[7:0]</u> | -                 | _1_2s           | _1_4s           | _1_8s         | _1_16s           | _1_32s          | _1_64s    | _1_128s    |  |  |  |  |  |  |  |  |  |
| 0x41              | <u>TS2_SEC[7:0]</u>       | -                 | SEC_10[2:0]     |                 |               | SEC[3:0]         |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x42              | <u>TS2_MIN[7:0]</u>       | -                 | MIN_10[2:0]     |                 |               | MIN[3:0]         |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x43              | <u>TS2_HOUR[7:0]</u>      | -                 | F_24_12         | HR_20_AM_PM     | HR_10         | HOUR[3:0]        |                 |           |            |  |  |  |  |  |  |  |  |  |
| 0x44              | <u>TS2_DATE[7:0]</u>      | -                 | -               | DATE_10[1:0]    |               | DATE[3:0]        |                 |           |            |  |  |  |  |  |  |  |  |  |

|      |                    |         |              |              |          |            |        |        |         |
|------|--------------------|---------|--------------|--------------|----------|------------|--------|--------|---------|
| 0x45 | TS2_MONTH[7:0]     | CENTURY | -            | -            | MONTH_10 | MONTH[3:0] |        |        |         |
| 0x46 | TS2_YEAR[7:0]      |         | YEAR_10[3:0] |              |          | YEAR[3:0]  |        |        |         |
| 0x47 | TS2_FLAGS[7:0]     | -       | -            | -            | -        | VLOWF      | VBATF  | VCCF   | DINF    |
| 0x48 | TS3_SEC_1_128[7:0] | -       | _1_2s        | _1_4s        | _1_8s    | _1_16s     | _1_32s | _1_64s | _1_128s |
| 0x49 | TS3_SEC[7:0]       | -       | SEC_10[2:0]  |              |          | SEC[3:0]   |        |        |         |
| 0x4A | TS3_MIN[7:0]       | -       | MIN_10[2:0]  |              |          | MIN[3:0]   |        |        |         |
| 0x4B | TS3_HOUR[7:0]      | -       | F_24_12      | HR_20_AM_PM  | HR_10    | HOUR[3:0]  |        |        |         |
| 0x4C | TS3_DATE[7:0]      | -       | -            | DATE_10[1:0] |          | DATE[3:0]  |        |        |         |
| 0x4D | TS3_MONTH[7:0]     | CENTURY | -            | -            | MONTH_10 | MONTH[3:0] |        |        |         |
| 0x4E | TS3_YEAR[7:0]      |         | YEAR_10[3:0] |              |          | YEAR[3:0]  |        |        |         |
| 0x4F | TS3_FLAGS[7:0]     | -       | -            | -            | -        | VLOWF      | VBATF  | VCCF   | DINF    |

## Register Details

### STATUS (0x0)

Interrupt Status Register

| BIT         | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|-------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Field       | PSDECT    | OSF       | PFAIL     | VBATLOW   | DIF       | TIF       | A2F       | A1F       |
| Reset       | 0b0       | 0b1       | 0b0       | 0b0       | 0b0       | 0b0       | 0b0       | 0b0       |
| Access Type | Read, Ext |

| BITFIELD | BITS | DESCRIPTION                                                                                               | DECODE                                                                                                                                                                                                                                                     |
|----------|------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSDECT   | 7    | Main supply source indication. This bit is not cleared after a successful I <sup>2</sup> C read.          | 0x0: Device is running on VCC<br>0x1: Device is running on VBAT                                                                                                                                                                                            |
| OSF      | 6    | Oscillator stop flag. This bit is not cleared after a successful I <sup>2</sup> C read.                   | 0x0: Oscillator is running (or DOSF = 1)<br>0x1: Oscillator has stopped                                                                                                                                                                                    |
| PFAIL    | 5    | Power Fail flag. This bit is cleared automatically after a successful I <sup>2</sup> C read.              | 0x0: No power fail condition on V <sub>CC</sub><br>0x1: There is a power fail condition on V <sub>CC</sub> . After an initial power fail condition occurs, if the condition does not persist, this bit can only be cleared by reading the Status register. |
| VBATLOW  | 4    | VBAT Low Flag. This bit is cleared automatically after a successful I <sup>2</sup> C read.                |                                                                                                                                                                                                                                                            |
| DIF      | 3    | Digital (DIN) interrupt flag. This bit is cleared automatically after a successful I <sup>2</sup> C read. |                                                                                                                                                                                                                                                            |
| TIF      | 2    | Timer interrupt flag. This bit is cleared automatically after a successful I <sup>2</sup> C read.         |                                                                                                                                                                                                                                                            |
| A2F      | 1    | Alarm2 interrupt flag. This bit is cleared automatically after a successful I <sup>2</sup> C read.        |                                                                                                                                                                                                                                                            |
| A1F      | 0    | Alarm1 Interrupt flag. This bit is cleared automatically after a successful I <sup>2</sup> C read.        | 0x0: Set to zero when RTC time doesn't match to alarm1 register.<br>0x1: Set to 1 when RTC time matches the alarm1 register. When this is set to 1, and A1IE = 1, an interrupt is generated on pin INTAb/INTBb.                                            |

### INT\_EN (0x1)

Interrupt Enable Register

| BIT                | 7 | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|--------------------|---|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| <b>Field</b>       | — | DOSF        | PFAILE      | VBATLOWIE   | DIE         | TIE         | A2IE        | A1IE        |
| <b>Reset</b>       | — | 0b0         |
| <b>Access Type</b> | — | Write, Read |

| BITFIELD  | BITS | DESCRIPTION                    | DECODE                                                                                                                            |
|-----------|------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| DOSF      | 6    | Disable oscillator flag        | 0x0: Allow the OSF to indicate the oscillator status.<br>0x1: Disable the oscillator flag, irrespective of the oscillator status. |
| PFAILE    | 5    | Power fail Interrupt enable    | 0x0: Disable PFAIL flag and interrupt<br>0x1: Enable PFAIL flag and interrupt                                                     |
| VBATLOWIE | 4    | VBAT Low Interrupt Enable      | 0x0: Disable VBAT Low flag and interrupt<br>0x1: Enable VBAT Low flag and interrupt                                               |
| DIE       | 3    | Digital (DIN) interrupt enable | 0x0: Disable DIN flag and interrupt<br>0x1: Enable DIN flag and interrupt                                                         |
| TIE       | 2    | Timer interrupt enable         | 0x0: Disable Timer flag and interrupt<br>0x1: Enable Timer flag and interrupt                                                     |
| A2IE      | 1    | Alarm2 interrupt enable        | 0x0: Disable Alarm2 flag and interrupt<br>0x1: Enable Alarm2 flag and interrupt                                                   |
| A1IE      | 0    | Alarm1 interrupt enable        | 0x0: Disable Alarm1 flag and interrupt<br>0x1: Enable Alarm1 flag and interrupt                                                   |

### RTC\_RESET (0x2)

RTC Software Reset Register

| BIT                | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                |
|--------------------|---|---|---|---|---|---|---|------------------|
| <b>Field</b>       | — | — | — | — | — | — | — | SWRST            |
| <b>Reset</b>       | — | — | — | — | — | — | — | 0b0              |
| <b>Access Type</b> | — | — | — | — | — | — | — | Write, Read, Ext |

| BITFIELD | BITS | DESCRIPTION                    | DECODE                                                                                                                                                                               |
|----------|------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWRST    | 0    | Active high software reset bit | 0x0: Device is in normal mode.<br>0x1: Resets the digital block and the I <sup>2</sup> C programmable registers except for RAM registers and RTC_reset.SWRST. Oscillator is disabled |

### RTC\_CONFIG1 (0x3)

RTC Configuration Register 1

| BIT                | 7 | 6 | 5           | 4           | 3   | 2           | 1                         | 0           |
|--------------------|---|---|-------------|-------------|-----|-------------|---------------------------|-------------|
| <b>Field</b>       | — | — | A1AC[1:0]   | —           | DIP | —           | I <sup>2</sup> C_TIMEOU T | EN_OSC      |
| <b>Reset</b>       | — | — | 0b00        | —           | 0b0 | —           | 0b1                       | 0b1         |
| <b>Access Type</b> | — | — | Write, Read | Write, Read | —   | Write, Read | Write, Read               | Write, Read |

| BITFIELD | BITS | DESCRIPTION | DECODE |
|----------|------|-------------|--------|
|          |      |             |        |

|                          |     |                                               |                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------|-----|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1AC                     | 5:4 | Alarm1 Auto Clear                             | 0x0: Alarm1 flag and interrupt can only be cleared by reading Status register through I <sup>2</sup> C<br>0x1: Alarm1 flag and interrupt are cleared ~10ms after assertion<br>0x2: Alarm1 flag and interrupt are cleared ~500ms after assertion<br>0x3: Alarm1 flag and interrupt are cleared ~5s after assertion. This option should not be used when Alarm1 is set to OncePerSec. |
| DIP                      | 3   | Digital (DIN) interrupt polarity              | 0x0: Interrupt triggers on falling edge of DIN input.<br>0x1: Interrupt triggers on rising edge of DIN input.                                                                                                                                                                                                                                                                       |
| I <sup>2</sup> C_TIMEOUT | 1   | I <sup>2</sup> C timeout enable               | 0x0: Disables I <sup>2</sup> C timeout<br>0x1: Enables I <sup>2</sup> C timeout                                                                                                                                                                                                                                                                                                     |
| EN_OSC                   | 0   | Active-high enable for the crystal oscillator | 0x0: Disable oscillator<br>0x1: Enable oscillator                                                                                                                                                                                                                                                                                                                                   |

### RTC CONFIG2 (0x4)

RTC Configuration Register 2

| BIT                | 7         | 6 | 5 | 4           | 3 | 2           | 1            | 0 |
|--------------------|-----------|---|---|-------------|---|-------------|--------------|---|
| <b>Field</b>       | SLST      | — | — | DSE         | — | ENCLKO      | CLKO_HZ[1:0] |   |
| <b>Reset</b>       | 0b0       | — | — | 0b0         | — | 0b0         | 0b11         |   |
| <b>Access Type</b> | Read, Ext | — | — | Write, Read | — | Write, Read | Write, Read  |   |

| BITFIELD | BITS | DESCRIPTION                                    | DECODE                                                                                                                                                                             |
|----------|------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLST     | 7    | Sleep State                                    | 0x0: SLST = 0 indicates the PSW SM is not in SLEEP.<br>0x1: SLST = 1 indicates the PSW SM is in SLEEP.                                                                             |
| DSE      | 4    | Digital (DIN) pin Sleep Entry Enable           | 0x0: DIN pin cannot be used to enter SLEEP (SLEEP entry is only possible by writing SLP = 1 through I <sup>2</sup> C).<br>0x1: DIN pin can be used to enter SLEEP.                 |
| ENCLKO   | 2    | CLKOUT enable                                  | 0x0: Sets INTBb/CLKOUT pin as INTBb (interrupt). Alarm1 interrupt occurs on INTBb pin.<br>0x1: Sets INTBb/CLKOUT pin as CLKO (clock output). Alarm1 interrupt occurs on INTAb pin. |
| CLKO_HZ  | 1:0  | Set output clock frequency on INTBb/CLKOUT pin | 0x0: 1Hz<br>0x1: 64Hz<br>0x2: 1.024kHz<br>0x3: 32kHz (uncompensated)                                                                                                               |

### TIMESTAMP CONFIG (0x5)

Timestamp Configuration Register

| BIT                | 7 | 6 | 5           | 4           | 3           | 2           | 1                  | 0           |
|--------------------|---|---|-------------|-------------|-------------|-------------|--------------------|-------------|
| <b>Field</b>       | — | — | TSVLOW      | TSPWM       | TSDIN       | TSOW        | TSR                | TSE         |
| <b>Reset</b>       | — | — | 0b0         | 0b0         | 0b0         | 0b1         | 0b0                | 0b0         |
| <b>Access Type</b> | — | — | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read, Pulse | Write, Read |

| BITFIELD | BITS | DESCRIPTION | DECODE |
|----------|------|-------------|--------|
|          |      |             |        |

|        |   |                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------|---|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TSVLOW | 5 | Record Timestamp on VBATLOW detection                                                            | 0x0: Disable<br>0x1: Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TSPWM  | 4 | Record Timestamp on power supply switch (VCC ↔ VBAT)                                             | 0x0: Disable<br>0x1: Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TSDIN  | 3 | Record Timestamp on DIN transition. Polarity controlled by DIP bitfield in RTC_Config1 register. | 0x0: Disable<br>0x1: Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TSOW   | 2 | Timestamp Overwrite                                                                              | 0x0: Four timestamps are recorded (TS0 → ... → TS3). Latest timestamp is always stored in the TS0 bank. Further TS trigger events do not record timestamps. Reset TS block using TSR bit to clear all timestamps and start recording new TS again.<br>0x1: More than four timestamps are recorded by overwriting oldest timestamp. Latest timestamp is always stored in the TS0 bank and the earliest timestamp is stored in the TS3 bank. Reset using the TSR bit to clear all timestamps and start recording again. |
| TSR    | 1 | Timestamp Registers Reset                                                                        | 0x0: No effect<br>0x1: All Timestamp registers are reset to 0x00. If TSE = 1, timestamp recording starts again.                                                                                                                                                                                                                                                                                                                                                                                                       |
| TSE    | 0 | Timestamp Enable                                                                                 | 0x0: Timestamp function disabled. All Timestamp registers can be used as user RAM. Timestamp block needs to be reset using TSR bit before these registers are used as user RAM.<br>0x1: Timestamp function enabled.                                                                                                                                                                                                                                                                                                   |

### TIMER CONFIG (0x6)

Countdown Timer Configuration Register

| BIT                | 7 | 6 | 5 | 4           | 3           | 2           | 1 | 0           |
|--------------------|---|---|---|-------------|-------------|-------------|---|-------------|
| <b>Field</b>       | — | — | — | TE          | TPAUSE      | TRPT        | — | TFS[1:0]    |
| <b>Reset</b>       | — | — | — | 0b0         | 0b0         | 0b1         | — | 0b00        |
| <b>Access Type</b> | — | — | — | Write, Read | Write, Read | Write, Read | — | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                    | DECODE                                                                                                                                                                                                                                                                 |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TE       | 4    | Timer enable.<br>Also see TPAUSE field for additional information.                                                                                                                                             | 0x0: Timer is reset. New timer countdown value (Timer_Init) can be programmed in this state.<br>Note: In this state, ensure TPAUSE is also programmed to 0, if TPAUSE was set to 1 earlier<br>0x1: Timer starts counting down from the value programmed in Timer_Init. |
| TPAUSE   | 3    | Timer Pause. This field is valid only when TE = 1. When TE is programmed to 0, this field must also be reset to 0.<br>Details about Timer Pause are explained in detail in the <i>Countdown Timer</i> section. | 0x0: Timer continues to count down from the paused count value as per programming.<br>0x1: Timer is paused, however the count value is retained. When this bit is reset back to 0, count down continues from the paused value.                                         |
| TRPT     | 2    | Timer repeat mode. Controls the timer interrupt function.                                                                                                                                                      | 0x0: Countdown timer halts once it reaches zero.<br>0x1: Countdown timer reloads the value from the timer initial register upon reaching zero and restarts counting.                                                                                                   |

|     |     |                           |                                                     |
|-----|-----|---------------------------|-----------------------------------------------------|
| TFS | 1:0 | Timer frequency selection | 0x0: 1024Hz<br>0x1: 256Hz<br>0x2: 64Hz<br>0x3: 16Hz |
|-----|-----|---------------------------|-----------------------------------------------------|

### SLEEP CONFIG (0x7)

Timestamp Configuration Register

| BIT         | 7                 | 6 | 5           | 4 | 3           | 2           | 1           | 0           |
|-------------|-------------------|---|-------------|---|-------------|-------------|-------------|-------------|
| Field       | SLP               |   | WSTO[2:0]   |   | DWE         | TWE         | A2WE        | A1WE        |
| Reset       | 0b0               |   | 0x0         |   | 0b0         | 0b0         | 0b0         | 0b0         |
| Access Type | Write, Read, Dual |   | Write, Read |   | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                        | DECODE                                                                                                                                                                                                                                  |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLP      | 7    | Sleep Enable                                                                                                                       | 0x0: Write SLP = 0 to bring the SM back to ACTIVE.<br>0x1: Write SLP = 1 to initiate entry into SLEEP (through WAIT). This transition to the next state only happens when at least one wakeup source (DWE, TWE, A1WE, A2WE) is enabled. |
| WSTO     | 6:4  | Wait State Timeout<br>This bitfield must be set before writing SLP = 1 if a finite WAIT duration is desired before entering SLEEP. | 0x0: 0ms<br>0x1: 7.8ms<br>0x2: 15.6ms<br>0x3: 23.4ms<br>0x4: 31.2ms<br>0x5: 39.0ms<br>0x6: 46.8ms<br>0x7: 54.6ms                                                                                                                        |
| DWE      | 3    | DIN Wakeup Enable                                                                                                                  | 0x0: DIN Wakeup disabled.<br>0x1: DIN Wakeup enabled. When a transition on DIN pin is detected (polarity based on DIP), the PSW SM transitions from SLEEP to ACTIVE (PSW = ON).                                                         |
| TWE      | 2    | Timer Wakeup Enable                                                                                                                | 0x0: Timer Wakeup disabled.<br>0x1: Timer Wakeup enabled. When Countdown Timer elapses (Timer Count = 0), the PSW SM transitions from SLEEP to ACTIVE (PSW = ON).                                                                       |
| A2WE     | 1    | Alarm2 Wakeup Enable                                                                                                               | 0x0: Alarm2 Wakeup disabled.<br>0x1: Alarm2 Wakeup enabled. When Alarm2 match condition occurs, the PSW SM transitions from SLEEP to ACTIVE (PSW = ON).                                                                                 |
| A1WE     | 0    | Alarm1 Wakeup Enable                                                                                                               | 0x0: Alarm1 Wakeup disabled.<br>0x1: Alarm1 Wakeup enabled. When Alarm1 match condition occurs, the PSW SM transitions from SLEEP to ACTIVE (PSW = ON).                                                                                 |

### SECONDS 1\_128 (0x8)

1/128 Seconds Register

| BIT   | 7 | 6     | 5     | 4     | 3      | 2      | 1      | 0       |
|-------|---|-------|-------|-------|--------|--------|--------|---------|
| Field | — | _1_2s | _1_4s | _1_8s | _1_16s | _1_32s | _1_64s | _1_128s |
| Reset | — | 0b0   | 0b0   | 0b0   | 0b0    | 0b0    | 0b0    | 0b0     |

|             |   |           |           |           |           |           |           |           |
|-------------|---|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Access Type | - | Read Only |
|-------------|---|-----------|-----------|-----------|-----------|-----------|-----------|-----------|

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| 1_2s     | 6    |             |
| 1_4s     | 5    |             |
| 1_8s     | 4    |             |
| 1_16s    | 3    |             |
| 1_32s    | 2    |             |
| 1_64s    | 1    |             |
| 1_128s   | 0    |             |

### SECONDS (0x9)

Seconds Configuration Register

| BIT         | 7 | 6                 | 5 | 4 | 3 | 2 | 1 | 0                 |
|-------------|---|-------------------|---|---|---|---|---|-------------------|
| Field       | - | SEC_10[2:0]       |   |   |   |   |   | SECONDS[3:0]      |
| Reset       | - | 0b000             |   |   |   |   |   | 0x0               |
| Access Type | - | Write, Read, Dual |   |   |   |   |   | Write, Read, Dual |

| BITFIELD | BITS | DESCRIPTION                    |
|----------|------|--------------------------------|
| SEC_10   | 6:4  | RTC seconds in multiples of 10 |
| SECONDS  | 3:0  | RTC seconds value.             |

### MINUTES (0xA)

Minutes Configuration Register

| BIT         | 7 | 6                 | 5 | 4 | 3 | 2 | 1 | 0                 |
|-------------|---|-------------------|---|---|---|---|---|-------------------|
| Field       | - | MIN_10[2:0]       |   |   |   |   |   | MINUTES[3:0]      |
| Reset       | - | 0b000             |   |   |   |   |   | 0x0               |
| Access Type | - | Write, Read, Dual |   |   |   |   |   | Write, Read, Dual |

| BITFIELD | BITS | DESCRIPTION                    |
|----------|------|--------------------------------|
| MIN_10   | 6:4  | RTC minutes in multiples of 10 |
| MINUTES  | 3:0  | RTC minutes value              |

### HOURS (0xB)

Hours Configuration Register

| BIT         | 7 | 6           | 5                 | 4                 | 3                 | 2 | 1 | 0 |
|-------------|---|-------------|-------------------|-------------------|-------------------|---|---|---|
| Field       | - | F_24_12     | HR_20_AM_PM       | HR_10             | HOUR[3:0]         |   |   |   |
| Reset       | - | 0b0         | 0b0               | 0b0               | 0x0               |   |   |   |
| Access Type | - | Write, Read | Write, Read, Dual | Write, Read, Dual | Write, Read, Dual |   |   |   |

| BITFIELD | BITS | DESCRIPTION                       | DECODE                                                                                             |
|----------|------|-----------------------------------|----------------------------------------------------------------------------------------------------|
| F_24_12  | 6    | Sets RTC in 12-hr or 24-hr format | 0x0: 24 hour format (Hours counts from 0 to 23)<br>0x1: 12 hour format (Hours counts from 1 to 12) |

|                 |     |                                                                                                                       |                                                                          |
|-----------------|-----|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| HR_20_AM_P<br>M | 5   | In 12 hr format, this works as the AM/PM indicator.<br>In 24 hr format, it is the RTC hours in multiples of 20 (BCD). | 0x0: Indicates AM in 12-hr format.<br>0x1: Indicates PM in 12-hr format. |
| HR_10           | 4   | RTC hours in multiples of 10 (BCD)                                                                                    |                                                                          |
| HOUR            | 3:0 | RTC hours value (BCD)                                                                                                 |                                                                          |

### DAY (0xC)

Date Configuration Register

| BIT                | 7 | 6 | 5 | 4 | 3 | 2                 | 1 | 0 |
|--------------------|---|---|---|---|---|-------------------|---|---|
| <b>Field</b>       | — | — | — | — | — | DAY[2:0]          |   |   |
| <b>Reset</b>       | — | — | — | — | — | 0b001             |   |   |
| <b>Access Type</b> | — | — | — | — | — | Write, Read, Dual |   |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| DAY      | 2:0  | RTC days    |

### DATE (0xD)

Date Configuration Register

| BIT                | 7 | 6 | 5                 | 4 | 3                 | 2 | 1 | 0 |
|--------------------|---|---|-------------------|---|-------------------|---|---|---|
| <b>Field</b>       | — | — | DATE_10[1:0]      |   | DATE[3:0]         |   |   |   |
| <b>Reset</b>       | — | — | 0b00              |   | 0x1               |   |   |   |
| <b>Access Type</b> | — | — | Write, Read, Dual |   | Write, Read, Dual |   |   |   |

| BITFIELD | BITS | DESCRIPTION                       |
|----------|------|-----------------------------------|
| DATE_10  | 5:4  | RTC date in multiples of 10 (BCD) |
| DATE     | 3:0  | RTC date (BCD)                    |

### MONTH (0xE)

Month Configuration Register

| BIT                | 7                 | 6 | 5 | 4                 | 3                 | 2 | 1 | 0 |
|--------------------|-------------------|---|---|-------------------|-------------------|---|---|---|
| <b>Field</b>       | CENTURY           | — | — | MONTH_10          | MONTH[3:0]        |   |   |   |
| <b>Reset</b>       | 0b0               | — | — | 0b0               | 0x1               |   |   |   |
| <b>Access Type</b> | Write, Read, Dual | — | — | Write, Read, Dual | Write, Read, Dual |   |   |   |

| BITFIELD | BITS | DESCRIPTION                        | DECODE                                                                               |
|----------|------|------------------------------------|--------------------------------------------------------------------------------------|
| CENTURY  | 7    | Century bit                        | 0x0: Year is in 21 <sup>st</sup> century<br>0x1: Year is in 22 <sup>nd</sup> century |
| MONTH_10 | 4    | RTC month in multiples of 10 (BCD) |                                                                                      |
| MONTH    | 3:0  | RTC months (BCD)                   |                                                                                      |

### YEAR (0xF)

Year Configuration Register

| BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|---|---|---|---|---|---|---|---|
|-----|---|---|---|---|---|---|---|---|

|             |                   |                   |
|-------------|-------------------|-------------------|
| Field       | YEAR_10[3:0]      | YEAR[3:0]         |
| Reset       | 0x0               | 0x0               |
| Access Type | Write, Read, Dual | Write, Read, Dual |

| BITFIELD | BITS | DESCRIPTION                    |
|----------|------|--------------------------------|
| YEAR_10  | 7:4  | RTC year multiples of 10 (BCD) |
| YEAR     | 3:0  | RTC years (BCD)                |

### ALM1\_SEC (0x10)

Alarm1 Seconds Configuration Register

| BIT         | 7           | 6              | 5 | 4 | 3 | 2 | 1               | 0 |
|-------------|-------------|----------------|---|---|---|---|-----------------|---|
| Field       | A1M1        | A1_SEC_10[2:0] |   |   |   |   | A1_SECONDS[3:0] |   |
| Reset       | 0b0         | 0b000          |   |   |   |   | 0x0             |   |
| Access Type | Write, Read | Write, Read    |   |   |   |   | Write, Read     |   |

| BITFIELD   | BITS | DESCRIPTION                       |
|------------|------|-----------------------------------|
| A1M1       | 7    | Alarm1 mask bit for seconds       |
| A1_SEC_10  | 6:4  | Alarm1 seconds in multiples of 10 |
| A1_SECONDS | 3:0  | Alarm1 seconds                    |

### ALM1\_MIN (0x11)

Alarm1 Minutes Configuration Register

| BIT         | 7           | 6              | 5 | 4 | 3 | 2 | 1               | 0 |
|-------------|-------------|----------------|---|---|---|---|-----------------|---|
| Field       | A1M2        | A1_MIN_10[2:0] |   |   |   |   | A1_MINUTES[3:0] |   |
| Reset       | 0b0         | 0b000          |   |   |   |   | 0x0             |   |
| Access Type | Write, Read | Write, Read    |   |   |   |   | Write, Read     |   |

| BITFIELD   | BITS | DESCRIPTION                       |
|------------|------|-----------------------------------|
| A1M2       | 7    | Alarm1 mask bit for minutes       |
| A1_MIN_10  | 6:4  | Alarm1 minutes in multiples of 10 |
| A1_MINUTES | 3:0  | Alarm1 minutes                    |

### ALM1\_HRS (0x12)

Alarm1 Hours Configuration Register

| BIT         | 7           | 6 | 5               | 4           | 3            | 2 | 1 | 0 |  |
|-------------|-------------|---|-----------------|-------------|--------------|---|---|---|--|
| Field       | A1M3        | – | A1_HR_20_A_M_PM | A1_HR_10    | A1_HOUR[3:0] |   |   |   |  |
| Reset       | 0b0         | – | 0b0             | 0b0         | 0x0          |   |   |   |  |
| Access Type | Write, Read | – | Write, Read     | Write, Read | Write, Read  |   |   |   |  |

| BITFIELD        | BITS | DESCRIPTION                                                                                                              | DECODE                                                                   |
|-----------------|------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| A1M3            | 7    | Alarm1 mask bit for hours                                                                                                |                                                                          |
| A1_HR_20_A_M_PM | 5    | In 12 hr format, this works as the AM/PM indicator.<br>In 24 hr format, it is the Alarm1 hours in multiples of 20 (BCD). | 0x0: Indicates AM in 12-hr format.<br>0x1: Indicates PM in 12-hr format. |

|          |     |                                 |  |
|----------|-----|---------------------------------|--|
| A1_HR_10 | 4   | Alarm1 hours in multiples of 10 |  |
| A1_HOUR  | 3:0 | Alarm1 hours                    |  |

### ALM1\_DAY\_DATE (0x13)

Alarm1 Day/Date Configuration Register

| BIT                | 7           | 6              | 5               | 4                | 3 | 2 | 1 | 0 |
|--------------------|-------------|----------------|-----------------|------------------|---|---|---|---|
| <b>Field</b>       | A1M4        | A1_DY_DT_MATCH | A1_DATE_10[1:0] | A1_DAY_DATE[3:0] |   |   |   |   |
| <b>Reset</b>       | 0b0         | 0b0            | 0b00            | 0x0              |   |   |   |   |
| <b>Access Type</b> | Write, Read | Write, Read    | Write, Read     | Write, Read      |   |   |   |   |

| BITFIELD       | BITS | DESCRIPTION                    | DECODE                                                  |
|----------------|------|--------------------------------|---------------------------------------------------------|
| A1M4           | 7    | Alarm1 mask bit for day/date   |                                                         |
| A1_DY_DT_MATCH | 6    |                                | 0x0: Alarm when date match<br>0x1: Alarm when day match |
| A1_DATE_10     | 5:4  | Alarm1 date in multiples of 10 |                                                         |
| A1_DAY_DATE    | 3:0  | Alarm1 day/date                |                                                         |

### ALM1\_MON (0x14)

Alarm1 Month Configuration Register

| BIT                | 7           | 6           | 5 | 4           | 3             | 2 | 1 | 0 |  |
|--------------------|-------------|-------------|---|-------------|---------------|---|---|---|--|
| <b>Field</b>       | A1M5        | A1M6        | – | A1_MONTH_10 | A1_MONTH[3:0] |   |   |   |  |
| <b>Reset</b>       | 0b0         | 0b0         | – | 0b0         | 0x0           |   |   |   |  |
| <b>Access Type</b> | Write, Read | Write, Read | – | Write, Read | Write, Read   |   |   |   |  |

| BITFIELD    | BITS | DESCRIPTION                      |
|-------------|------|----------------------------------|
| A1M5        | 7    | Alarm1 mask bit for month        |
| A1M6        | 6    | Alarm1 mask bit for year         |
| A1_MONTH_10 | 4    | Alarm1 months in multiples of 10 |
| A1_MONTH    | 3:0  | Alarm1 months                    |

### ALM1\_YEAR (0x15)

Alarm1 Year Configuration Register

| BIT                | 7               | 6 | 5 | 4 | 3 | 2            | 1 | 0 |  |
|--------------------|-----------------|---|---|---|---|--------------|---|---|--|
| <b>Field</b>       | A1_YEAR_10[3:0] |   |   |   |   | A1_YEAR[3:0] |   |   |  |
| <b>Reset</b>       | 0x0             |   |   |   |   | 0x0          |   |   |  |
| <b>Access Type</b> | Write, Read     |   |   |   |   | Write, Read  |   |   |  |

| BITFIELD   | BITS | DESCRIPTION                    |
|------------|------|--------------------------------|
| A1_YEAR_10 | 7:4  | Alarm1 year in multiples of 10 |
| A1_YEAR    | 3:0  | Alarm1 years                   |

**ALM2\_MIN (0x16)**

Alarm2 Minutes Configuration Register

| BIT                | 7           | 6 | 5              | 4 | 3 | 2               | 1 | 0 |
|--------------------|-------------|---|----------------|---|---|-----------------|---|---|
| <b>Field</b>       | A2M2        |   | A2_MIN_10[2:0] |   |   | A2_MINUTES[3:0] |   |   |
| <b>Reset</b>       | 0b0         |   | 0b000          |   |   | 0x0             |   |   |
| <b>Access Type</b> | Write, Read |   | Write, Read    |   |   | Write, Read     |   |   |

| BITFIELD   | BITS | DESCRIPTION                       |                           |      |      |                 |  |  |  |
|------------|------|-----------------------------------|---------------------------|------|------|-----------------|--|--|--|
| A2M2       | 7    | Alarm2 mask bit for minutes       |                           |      |      |                 |  |  |  |
|            |      | DY/DT                             | ALARM 2 MASK BITS (BIT 7) |      |      | ALARM RATE      |  |  |  |
|            |      |                                   | A2M4                      | A2M3 | A2M2 |                 |  |  |  |
|            |      | X                                 | 1                         | 1    | 1    | Once per Minute |  |  |  |
|            |      | X                                 | 1                         | 1    | 0    | Minute Match.   |  |  |  |
|            |      | X                                 | 1                         | 0    | 0    | H&M Match       |  |  |  |
|            |      | 0                                 | 0                         | 0    | 0    | Date&H&M Match  |  |  |  |
|            |      | 1                                 | 0                         | 0    | 0    | Day&H&M Match   |  |  |  |
| A2_MIN_10  | 6:4  | Alarm2 minutes in multiples of 10 |                           |      |      |                 |  |  |  |
| A2_MINUTES | 3:0  | Alarm2 minutes                    |                           |      |      |                 |  |  |  |

**ALM2\_HRS (0x17)**

Alarm2 Hours Configuration Register

| BIT                | 7           | 6 | 5                  | 4           | 3 | 2 | 1            | 0 |
|--------------------|-------------|---|--------------------|-------------|---|---|--------------|---|
| <b>Field</b>       | A2M3        | – | A2_HR_20_A<br>M_PM | A2_HR_10    |   |   | A2_HOUR[3:0] |   |
| <b>Reset</b>       | 0b0         | – | 0b0                | 0b0         |   |   | 0x0          |   |
| <b>Access Type</b> | Write, Read | – | Write, Read        | Write, Read |   |   | Write, Read  |   |

| BITFIELD           | BITS | DESCRIPTION                                                                                                              | DECODE                                                                   |
|--------------------|------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| A2M3               | 7    | Alarm2 mask bit for hours                                                                                                |                                                                          |
| A2_HR_20_A<br>M_PM | 5    | In 12 hr format, this works as the AM/PM indicator.<br>In 24 hr format, it is the Alarm2 hours in multiples of 20 (BCD). | 0x0: Indicates AM in 12-hr format.<br>0x1: Indicates PM in 12-hr format. |
| A2_HR_10           | 4    | Alarm2 hours in multiples of 10                                                                                          |                                                                          |
| A2_HOUR            | 3:0  | Alarm2 hours                                                                                                             |                                                                          |

**ALM2\_DAY\_DATE (0x18)**

Alarm2 Day/Date Configuration Register

| BIT                | 7           | 6                  | 5               | 4 | 3                | 2 | 1 | 0 |
|--------------------|-------------|--------------------|-----------------|---|------------------|---|---|---|
| <b>Field</b>       | A2M4        | A2_DY_DT_<br>MATCH | A2_DATE_10[1:0] |   | A2_DAY_DATE[3:0] |   |   |   |
| <b>Reset</b>       | 0b0         | 0b0                | 0b00            |   | 0x0              |   |   |   |
| <b>Access Type</b> | Write, Read | Write, Read        | Write, Read     |   | Write, Read      |   |   |   |

| BITFIELD | BITS | DESCRIPTION                  | DECODE |
|----------|------|------------------------------|--------|
| A2M4     | 7    | Alarm2 mask bit for day/date |        |

|                    |     |                                                                                                                    |  |
|--------------------|-----|--------------------------------------------------------------------------------------------------------------------|--|
| A2_DY_DT_M<br>ATCH | 6   | This bit selects alarm when day match or date<br>match.<br>0x0: Alarm when date match<br>0x1: Alarm when day match |  |
| A2_DATE_10         | 5:4 | Alarm2 date in multiples of 10                                                                                     |  |
| A2_DAY_DAT<br>E    | 3:0 | Alarm2 day/date                                                                                                    |  |

### TIMER COUNT2 (0x19)

Countdown Timer Value Register

| BIT         | 7                 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|-------------------|---|---|---|---|---|---|---|
| Field       | TIMER_COUNT[15:8] |   |   |   |   |   |   |   |
| Reset       | 0x00              |   |   |   |   |   |   |   |
| Access Type | Read Only         |   |   |   |   |   |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                         |
|-------------|------|-----------------------------------------------------------------------------------------------------|
| TIMER_COUNT | 7:0  | Count down timer current count value. The current timer value can be read by reading this register. |

### TIMER COUNT1 (0x1A)

Countdown Timer Value Register

| BIT         | 7                | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------------------|---|---|---|---|---|---|---|
| Field       | TIMER_COUNT[7:0] |   |   |   |   |   |   |   |
| Reset       | 0x00             |   |   |   |   |   |   |   |
| Access Type | Read Only        |   |   |   |   |   |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                         |
|-------------|------|-----------------------------------------------------------------------------------------------------|
| TIMER_COUNT | 7:0  | Count down timer current count value. The current timer value can be read by reading this register. |

### TIMER INIT2 (0x1B)

Countdown Timer Initialization Register

| BIT         | 7                | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------------------|---|---|---|---|---|---|---|
| Field       | TIMER_INIT[15:8] |   |   |   |   |   |   |   |
| Reset       | 0x00             |   |   |   |   |   |   |   |
| Access Type | Write, Read      |   |   |   |   |   |   |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                    |
|------------|------|--------------------------------------------------------------------------------------------------------------------------------|
| TIMER_INIT | 7:0  | Count down timer initial value. The timer is loaded with the contents of this register when it reaches to zero in repeat mode. |

### TIMER INIT1 (0x1C)

Countdown Timer Initialization Register

| BIT         | 7               | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|-----------------|---|---|---|---|---|---|---|
| Field       | TIMER_INIT[7:0] |   |   |   |   |   |   |   |
| Reset       | 0x00            |   |   |   |   |   |   |   |
| Access Type | Write, Read     |   |   |   |   |   |   |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                    |
|------------|------|--------------------------------------------------------------------------------------------------------------------------------|
| TIMER_INIT | 7:0  | Count down timer initial value. The timer is loaded with the contents of this register when it reaches to zero in repeat mode. |

### PWR MGMT (0x1D)

Power Management Configuration Register

| BIT                | 7 | 6 | 5 | 4 | 3              | 2           | 1           | 0           |
|--------------------|---|---|---|---|----------------|-------------|-------------|-------------|
| <b>Field</b>       | — | — | — | — | EN_VBAT_DETECT | PFVT        | VBACK_SEL   | MANUAL_SEL  |
| <b>Reset</b>       | — | — | — | — | 0b0            | 0b0         | 0b0         | 0b0         |
| <b>Access Type</b> | — | — | — | — | Write, Read    | Write, Read | Write, Read | Write, Read |

| BITFIELD       | BITS | DESCRIPTION                                                                                                                                                                                                                             | DECODE                                                                                                                                                                                          |
|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN_VBAT_DETECT | 3    | Enable for Battery Voltage Detector                                                                                                                                                                                                     | 0x0: Turn-off Battery Voltage Detector<br>0x1: Turn-on Battery Voltage Detector                                                                                                                 |
| PFVT           | 2    | Power fail threshold voltage. Sets analog comparator threshold voltage. Require D_MAN_SEL = 0 for this setting to have effect.                                                                                                          | 0x0: 1.5V<br>0x1: 2.0V                                                                                                                                                                          |
| VBACK_SEL      | 1    | Backup battery select. Require D_MANUAL_SEL = 1 for this bit to have effect.<br><b>Can only select backup battery (0x1), when VCC &lt; VBAT.</b><br><b>In Test Mode, if "D_VBAT_TEST = 1", VBAT can be selected even VCC &gt; VBAT.</b> | 0x0: Use V <sub>CC</sub> as supply.<br>0x1: Use V <sub>BAT</sub> as supply.                                                                                                                     |
| MANUAL_SEL     | 0    | When this bit is low, input control block decides which supply to use. When this bit is high, user can manually select V <sub>BAT</sub> as supply only when V <sub>CC</sub> is lower than V <sub>BAT</sub> .                            | 0x0: Circuit decides whether to use V <sub>CC</sub> or V <sub>BAT</sub> as supply.<br>0x1: User decides whether to use V <sub>CC</sub> or V <sub>BAT</sub> as supply by setting D_VBAT_SEL bit. |

### TRICKLE REG (0x1E)

Trickle Charger Configuration Register

| BIT                | 7 | 6 | 5 | 4 | 3            | 2 | 1 | 0           |
|--------------------|---|---|---|---|--------------|---|---|-------------|
| <b>Field</b>       | — | — | — | — | TRICKLE[2:0] |   |   | EN_TRICKLE  |
| <b>Reset</b>       | — | — | — | — | 0b000        |   |   | 0b0         |
| <b>Access Type</b> | — | — | — | — | Write, Read  |   |   | Write, Read |

| BITFIELD   | BITS | DESCRIPTION                                 | DECODE                                                                                                                                                                                                                                                                                                                                                                                         |
|------------|------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRICKLE    | 3:1  | Sets the charging path for trickle charger. | 0x0: 3kΩ in series with a Schottky diode<br>0x1: 3kΩ in series with a Schottky diode<br>0x2: 6kΩ in series with a Schottky diode<br>0x3: 11kΩ in series with a Schottky diode<br>0x4: 3kΩ in series with a diode + Schottky diode<br>0x5: 3kΩ in series with a diode + Schottky diode<br>0x6: 6kΩ in series with a diode + Schottky diode<br>0x7: 11kΩ in series with a diode + Schottky diode |
| EN_TRICKLE | 0    | Trickle charger enable.                     | 0x0: Trickle charger disabled<br>0x1: Trickle charger enabled                                                                                                                                                                                                                                                                                                                                  |

**OFFSET HIGH (0x20)**

Offset Configuration Register High

| BIT                | 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------|----------------|---|---|---|---|---|---|---|
| <b>Field</b>       | COMPWORD[15:8] |   |   |   |   |   |   |   |
| <b>Reset</b>       | 0x00           |   |   |   |   |   |   |   |
| <b>Access Type</b> | Write, Read    |   |   |   |   |   |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                          |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COMPWORD | 7:0  | Compensation Words (2's complement) provides the option to digitally tune the oscillator output frequency by applying correction pulses. It can be used for accuracy tuning, aging offset, or temperature compensation. Resolution = 0.477ppm<br><br>If there are no writes to these bits, the factory trim values are used instead. |

**OFFSET LOW (0x21)**

Offset Configuration Register Low

| BIT                | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------|---------------|---|---|---|---|---|---|---|
| <b>Field</b>       | COMPWORD[7:0] |   |   |   |   |   |   |   |
| <b>Reset</b>       | 0x00          |   |   |   |   |   |   |   |
| <b>Access Type</b> | Write, Read   |   |   |   |   |   |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                          |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COMPWORD | 7:0  | Compensation Words (2's complement) provides the option to digitally tune the oscillator output frequency by applying correction pulses. It can be used for accuracy tuning, aging offset, or temperature compensation. Resolution = 0.477ppm<br><br>If there are no writes to these bits, the factory trim values are used instead. |

**TS0 SEC 1 128 (0x30)**

| BIT                | 7 | 6           | 5           | 4                 | 3           | 2           | 1           | 0                 |
|--------------------|---|-------------|-------------|-------------------|-------------|-------------|-------------|-------------------|
| <b>Field</b>       | — | _1_2s       | _1_4s       | _1_8s             | _1_16s      | _1_32s      | _1_64s      | _1_128s           |
| <b>Reset</b>       | — | 0b0         | 0b0         | 0b0               | 0b0         | 0b0         | 0b0         | 0b0               |
| <b>Access Type</b> | — | Write, Read | Write, Read | Write, Read, Dual | Write, Read | Write, Read | Write, Read | Write, Read, Dual |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| _1_2s    | 6    |             |
| _1_4s    | 5    |             |
| _1_8s    | 4    |             |
| _1_16s   | 3    |             |
| _1_32s   | 2    |             |
| _1_64s   | 1    |             |
| _1_128s  | 0    |             |

**TS0 SEC (0x31)**

| BIT         | 7 | 6 | 5                 | 4 | 3 | 2                 | 1 | 0 |
|-------------|---|---|-------------------|---|---|-------------------|---|---|
| Field       | – |   | SEC_10[2:0]       |   |   | SEC[3:0]          |   |   |
| Reset       | – |   | 0b000             |   |   | 0x0               |   |   |
| Access Type | – |   | Write, Read, Dual |   |   | Write, Read, Dual |   |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| SEC_10   | 6:4  |             |
| SEC      | 3:0  |             |

**TS0 MIN (0x32)**

| BIT         | 7 | 6 | 5           | 4 | 3 | 2                 | 1 | 0 |
|-------------|---|---|-------------|---|---|-------------------|---|---|
| Field       | – |   | MIN_10[2:0] |   |   | MIN[3:0]          |   |   |
| Reset       | – |   | 0b000       |   |   | 0x0               |   |   |
| Access Type | – |   | Write, Read |   |   | Write, Read, Dual |   |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| MIN_10   | 6:4  |             |
| MIN      | 3:0  |             |

**TS0 HOUR (0x33)**

| BIT         | 7 | 6           | 5                 | 4                 | 3 | 2 | 1                 | 0 |
|-------------|---|-------------|-------------------|-------------------|---|---|-------------------|---|
| Field       | – | F_24_12     | HR_20_AM_PM       | HR_10             |   |   | HOUR[3:0]         |   |
| Reset       | – | 0b0         | 0b0               | 0b0               |   |   | 0x0               |   |
| Access Type | – | Write, Read | Write, Read, Dual | Write, Read, Dual |   |   | Write, Read, Dual |   |

| BITFIELD    | BITS | DESCRIPTION |
|-------------|------|-------------|
| F_24_12     | 6    |             |
| HR_20_AM_PM | 5    |             |
| HR_10       | 4    |             |
| HOUR        | 3:0  |             |

**TS0 DATE (0x34)**

| BIT         | 7 | 6 | 5            | 4 | 3 | 2                 | 1 | 0 |
|-------------|---|---|--------------|---|---|-------------------|---|---|
| Field       | – | – | DATE_10[1:0] |   |   | DATE[3:0]         |   |   |
| Reset       | – | – | 0b00         |   |   | 0x0               |   |   |
| Access Type | – | – | Write, Read  |   |   | Write, Read, Dual |   |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| DATE_10  | 5:4  |             |
| DATE     | 3:0  |             |

**TS0\_MONTH (0x35)**

| BIT         | 7           | 6 | 5 | 4           | 3                 | 2 | 1 | 0 |
|-------------|-------------|---|---|-------------|-------------------|---|---|---|
| Field       | CENTURY     | – | – | MONTH_10    | MONTH[3:0]        |   |   |   |
| Reset       | 0b0         | – | – | 0b0         | 0x0               |   |   |   |
| Access Type | Write, Read | – | – | Write, Read | Write, Read, Dual |   |   |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| CENTURY  | 7    |             |
| MONTH_10 | 4    |             |
| MONTH    | 3:0  |             |

**TS0\_YEAR (0x36)**

| BIT         | 7            | 6 | 5 | 4 | 3                 | 2 | 1 | 0 |
|-------------|--------------|---|---|---|-------------------|---|---|---|
| Field       | YEAR_10[3:0] |   |   |   | YEAR[3:0]         |   |   |   |
| Reset       | 0x0          |   |   |   | 0x0               |   |   |   |
| Access Type | Write, Read  |   |   |   | Write, Read, Dual |   |   |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| YEAR_10  | 7:4  |             |
| YEAR     | 3:0  |             |

**TS0\_FLAGS (0x37)**

| BIT         | 7 | 6 | 5 | 4 | 3           | 2           | 1           | 0           |
|-------------|---|---|---|---|-------------|-------------|-------------|-------------|
| Field       | – | – | – | – | VLOWF       | VBATF       | VCCF        | DINF        |
| Reset       | – | – | – | – | 0b0         | 0b0         | 0b0         | 0b0         |
| Access Type | – | – | – | – | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                     | DECODE                                                                           |
|----------|------|-----------------------------------------------------------------|----------------------------------------------------------------------------------|
| VLOWF    | 3    | Indicates if this Timestamp was triggered by VLOW detection     | 0x0: Not triggered by VLOW detection<br>0x1: Triggered by VLOW detection         |
| VBATF    | 2    | Indicates if this Timestamp was triggered by VCC -> VBAT switch | 0x0: Not triggered by VCC -> VBAT switch<br>0x1: Triggered by VCC -> VBAT switch |
| VCCF     | 1    | Indicates if this Timestamp was triggered by VBAT -> VCC switch | 0x0: Not triggered by VBAT -> VCC switch<br>0x1: Triggered by VBAT -> VCC switch |
| DINF     | 0    | Indicates if this Timestamp was triggered by DIN transition     | 0x0: Not triggered by DIN<br>0x1: Triggered by DIN                               |

**TS1\_SEC\_1\_128 (0x38)**

| BIT         | 7 | 6           | 5           | 4                 | 3           | 2           | 1           | 0                 |
|-------------|---|-------------|-------------|-------------------|-------------|-------------|-------------|-------------------|
| Field       | – | _1_2s       | _1_4s       | _1_8s             | _1_16s      | _1_32s      | _1_64s      | _1_128s           |
| Reset       | – | 0b0         | 0b0         | 0b0               | 0b0         | 0b0         | 0b0         | 0b0               |
| Access Type | – | Write, Read | Write, Read | Write, Read, Dual | Write, Read | Write, Read | Write, Read | Write, Read, Dual |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| 1_2s     | 6    |             |

|        |   |  |
|--------|---|--|
| 1_4s   | 5 |  |
| 1_8s   | 4 |  |
| 1_16s  | 3 |  |
| 1_32s  | 2 |  |
| 1_64s  | 1 |  |
| 1_128s | 0 |  |

**TS1\_SEC (0x39)**

| BIT                | 7 | 6                 | 5 | 4 | 3 | 2 | 1                 | 0 |
|--------------------|---|-------------------|---|---|---|---|-------------------|---|
| <b>Field</b>       | – | SEC_10[2:0]       |   |   |   |   | SEC[3:0]          |   |
| <b>Reset</b>       | – | 0b000             |   |   |   |   | 0x0               |   |
| <b>Access Type</b> | – | Write, Read, Dual |   |   |   |   | Write, Read, Dual |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| SEC_10   | 6:4  |             |
| SEC      | 3:0  |             |

**TS1\_MIN (0x3A)**

| BIT                | 7 | 6           | 5 | 4 | 3 | 2 | 1                 | 0 |
|--------------------|---|-------------|---|---|---|---|-------------------|---|
| <b>Field</b>       | – | MIN_10[2:0] |   |   |   |   | MIN[3:0]          |   |
| <b>Reset</b>       | – | 0b000       |   |   |   |   | 0x0               |   |
| <b>Access Type</b> | – | Write, Read |   |   |   |   | Write, Read, Dual |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| MIN_10   | 6:4  |             |
| MIN      | 3:0  |             |

**TS1\_HOUR (0x3B)**

| BIT                | 7 | 6           | 5                 | 4                 | 3                 | 2 | 1 | 0 |  |
|--------------------|---|-------------|-------------------|-------------------|-------------------|---|---|---|--|
| <b>Field</b>       | – | F_24_12     | HR_20_AM_PM       | HR_10             | HOUR[3:0]         |   |   |   |  |
| <b>Reset</b>       | – | 0b0         | 0b0               | 0b0               | 0x0               |   |   |   |  |
| <b>Access Type</b> | – | Write, Read | Write, Read, Dual | Write, Read, Dual | Write, Read, Dual |   |   |   |  |

| BITFIELD    | BITS | DESCRIPTION |
|-------------|------|-------------|
| F_24_12     | 6    |             |
| HR_20_AM_PM | 5    |             |
| HR_10       | 4    |             |
| HOUR        | 3:0  |             |

**TS1\_DATE (0x3C)**

| BIT                | 7 | 6 | 5            | 4 | 3 | 2 | 1 | 0                 |
|--------------------|---|---|--------------|---|---|---|---|-------------------|
| <b>Field</b>       | – | – | DATE_10[1:0] |   |   |   |   | DATE[3:0]         |
| <b>Reset</b>       | – | – | 0b00         |   |   |   |   | 0x0               |
| <b>Access Type</b> | – | – | Write, Read  |   |   |   |   | Write, Read, Dual |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| DATE_10  | 5:4  |             |
| DATE     | 3:0  |             |

**TS1\_MONTH (0x3D)**

| BIT         | 7           | 6 | 5 | 4           | 3 | 2 | 1 | 0                 |
|-------------|-------------|---|---|-------------|---|---|---|-------------------|
| Field       | CENTURY     | — | — | MONTH_10    |   |   |   | MONTH[3:0]        |
| Reset       | 0b0         | — | — | 0b0         |   |   |   | 0x0               |
| Access Type | Write, Read | — | — | Write, Read |   |   |   | Write, Read, Dual |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| CENTURY  | 7    |             |
| MONTH_10 | 4    |             |
| MONTH    | 3:0  |             |

**TS1\_YEAR (0x3E)**

| BIT         | 7 | 6 | 5 | 4            | 3 | 2 | 1 | 0                 |
|-------------|---|---|---|--------------|---|---|---|-------------------|
| Field       |   |   |   | YEAR_10[3:0] |   |   |   | YEAR[3:0]         |
| Reset       |   |   |   | 0x0          |   |   |   | 0x0               |
| Access Type |   |   |   | Write, Read  |   |   |   | Write, Read, Dual |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| YEAR_10  | 7:4  |             |
| YEAR     | 3:0  |             |

**TS1\_FLAGS (0x3F)**

| BIT         | 7 | 6 | 5 | 4 | 3           | 2           | 1           | 0           |
|-------------|---|---|---|---|-------------|-------------|-------------|-------------|
| Field       | — | — | — | — | VLOWF       | VBATF       | VCCF        | DINF        |
| Reset       | — | — | — | — | 0b0         | 0b0         | 0b0         | 0b0         |
| Access Type | — | — | — | — | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                    | DECODE                                                                         |
|----------|------|----------------------------------------------------------------|--------------------------------------------------------------------------------|
| VLOWF    | 3    | Indicates if this Timestamp was triggered by VLOW detection    | 0x0: Not triggered by VLOW detection<br>0x1: Triggered by VLOW detection       |
| VBATF    | 2    | Indicates if this Timestamp was triggered by VCC → VBAT switch | 0x0: Not triggered by VCC → VBAT switch<br>0x1: Triggered by VCC → VBAT switch |
| VCCF     | 1    | Indicates if this Timestamp was triggered by VBAT → VCC switch | 0x0: Not triggered by VBAT → VCC switch<br>0x1: Triggered by VBAT → VCC switch |
| DINF     | 0    | Indicates if this Timestamp was triggered by DIN transition    | 0x0: Not triggered by DIN<br>0x1: Triggered by DIN                             |

**TS2 SEC 1\_128 (0x40)**

| BIT   | 7 | 6     | 5     | 4     | 3      | 2      | 1      | 0       |
|-------|---|-------|-------|-------|--------|--------|--------|---------|
| Field | — | _1_2s | _1_4s | _1_8s | _1_16s | _1_32s | _1_64s | _1_128s |
| Reset | — | 0b0   | 0b0   | 0b0   | 0b0    | 0b0    | 0b0    | 0b0     |

|             |   |             |             |                   |             |             |             |                   |
|-------------|---|-------------|-------------|-------------------|-------------|-------------|-------------|-------------------|
| Access Type | - | Write, Read | Write, Read | Write, Read, Dual | Write, Read | Write, Read | Write, Read | Write, Read, Dual |
|-------------|---|-------------|-------------|-------------------|-------------|-------------|-------------|-------------------|

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| 1_2s     | 6    |             |
| 1_4s     | 5    |             |
| 1_8s     | 4    |             |
| 1_16s    | 3    |             |
| 1_32s    | 2    |             |
| 1_64s    | 1    |             |
| 1_128s   | 0    |             |

**TS2\_SEC (0x41)**

| BIT         | 7 | 6 | 5                 | 4 | 3 | 2 | 1                 | 0 |
|-------------|---|---|-------------------|---|---|---|-------------------|---|
| Field       | - |   | SEC_10[2:0]       |   |   |   | SEC[3:0]          |   |
| Reset       | - |   | 0b000             |   |   |   | 0x0               |   |
| Access Type | - |   | Write, Read, Dual |   |   |   | Write, Read, Dual |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| SEC_10   | 6:4  |             |
| SEC      | 3:0  |             |

**TS2\_MIN (0x42)**

| BIT         | 7 | 6 | 5           | 4 | 3 | 2 | 1                 | 0 |
|-------------|---|---|-------------|---|---|---|-------------------|---|
| Field       | - |   | MIN_10[2:0] |   |   |   | MIN[3:0]          |   |
| Reset       | - |   | 0b000       |   |   |   | 0x0               |   |
| Access Type | - |   | Write, Read |   |   |   | Write, Read, Dual |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| MIN_10   | 6:4  |             |
| MIN      | 3:0  |             |

**TS2\_HOUR (0x43)**

| BIT         | 7 | 6           | 5                 | 4                 | 3 | 2 | 1 | 0                 |
|-------------|---|-------------|-------------------|-------------------|---|---|---|-------------------|
| Field       | - | F_24_12     | HR_20_AM_PM       | HR_10             |   |   |   | HOUR[3:0]         |
| Reset       | - | 0b0         | 0b0               | 0b0               |   |   |   | 0x0               |
| Access Type | - | Write, Read | Write, Read, Dual | Write, Read, Dual |   |   |   | Write, Read, Dual |

| BITFIELD    | BITS | DESCRIPTION |
|-------------|------|-------------|
| F_24_12     | 6    |             |
| HR_20_AM_PM | 5    |             |
| HR_10       | 4    |             |
| HOUR        | 3:0  |             |

**TS2\_DATE (0x44)**

| BIT         | 7 | 6 | 5            | 4 | 3                 | 2 | 1 | 0 |  |
|-------------|---|---|--------------|---|-------------------|---|---|---|--|
| Field       | — | — | DATE_10[1:0] |   | DATE[3:0]         |   |   |   |  |
| Reset       | — | — | 0b00         |   | 0x0               |   |   |   |  |
| Access Type | — | — | Write, Read  |   | Write, Read, Dual |   |   |   |  |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| DATE_10  | 5:4  |             |
| DATE     | 3:0  |             |

**TS2\_MONTH (0x45)**

| BIT         | 7           | 6 | 5 | 4           | 3 | 2                 | 1 | 0 |  |  |
|-------------|-------------|---|---|-------------|---|-------------------|---|---|--|--|
| Field       | CENTURY     | — | — | MONTH_10    |   | MONTH[3:0]        |   |   |  |  |
| Reset       | 0b0         | — | — | 0b0         |   | 0x0               |   |   |  |  |
| Access Type | Write, Read | — | — | Write, Read |   | Write, Read, Dual |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| CENTURY  | 7    |             |
| MONTH_10 | 4    |             |
| MONTH    | 3:0  |             |

**TS2\_YEAR (0x46)**

| BIT         | 7            | 6 | 5 | 4 | 3 | 2                 | 1 | 0 |  |  |
|-------------|--------------|---|---|---|---|-------------------|---|---|--|--|
| Field       | YEAR_10[3:0] |   |   |   |   | YEAR[3:0]         |   |   |  |  |
| Reset       | 0x0          |   |   |   |   | 0x0               |   |   |  |  |
| Access Type | Write, Read  |   |   |   |   | Write, Read, Dual |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| YEAR_10  | 7:4  |             |
| YEAR     | 3:0  |             |

**TS2\_FLAGS (0x47)**

| BIT         | 7 | 6 | 5 | 4 | 3           | 2 | 1           | 0 |             |  |             |  |
|-------------|---|---|---|---|-------------|---|-------------|---|-------------|--|-------------|--|
| Field       | — | — | — | — | VLOWF       |   | VBATF       |   | VCCF        |  | DINF        |  |
| Reset       | — | — | — | — | 0b0         |   | 0b0         |   | 0b0         |  | 0b0         |  |
| Access Type | — | — | — | — | Write, Read |   | Write, Read |   | Write, Read |  | Write, Read |  |

| BITFIELD | BITS | DESCRIPTION                                                    | DECODE                                                                         |
|----------|------|----------------------------------------------------------------|--------------------------------------------------------------------------------|
| VLOWF    | 3    | Indicates if this Timestamp was triggered by VLOW detection    | 0x0: Not triggered by VLOW detection<br>0x1: Triggered by VLOW detection       |
| VBATF    | 2    | Indicates if this Timestamp was triggered by VCC → VBAT switch | 0x0: Not triggered by VCC → VBAT switch<br>0x1: Triggered by VCC → VBAT switch |
| VCCF     | 1    | Indicates if this Timestamp was triggered by VBAT → VCC switch | 0x0: Not triggered by VBAT → VCC switch<br>0x1: Triggered by VBAT → VCC switch |
| DINF     | 0    | Indicates if this Timestamp was triggered by DIN transition    | 0x0: Not triggered by DIN<br>0x1: Triggered by DIN                             |

**TS3 SEC 1 128 (0x48)**

| BIT                | 7 | 6           | 5           | 4                 | 3           | 2           | 1           | 0                 |
|--------------------|---|-------------|-------------|-------------------|-------------|-------------|-------------|-------------------|
| <b>Field</b>       | – | _1_2s       | _1_4s       | _1_8s             | _1_16s      | _1_32s      | _1_64s      | _1_128s           |
| <b>Reset</b>       | – | 0b0         | 0b0         | 0b0               | 0b0         | 0b0         | 0b0         | 0b0               |
| <b>Access Type</b> | – | Write, Read | Write, Read | Write, Read, Dual | Write, Read | Write, Read | Write, Read | Write, Read, Dual |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| 1_2s     | 6    |             |
| 1_4s     | 5    |             |
| 1_8s     | 4    |             |
| 1_16s    | 3    |             |
| 1_32s    | 2    |             |
| 1_64s    | 1    |             |
| 1_128s   | 0    |             |

**TS3 SEC (0x49)**

| BIT                | 7 | 6                 | 5 | 4 | 3                 | 2 | 1 | 0 |
|--------------------|---|-------------------|---|---|-------------------|---|---|---|
| <b>Field</b>       | – | SEC_10[2:0]       |   |   | SEC[3:0]          |   |   |   |
| <b>Reset</b>       | – | 0b000             |   |   | 0x0               |   |   |   |
| <b>Access Type</b> | – | Write, Read, Dual |   |   | Write, Read, Dual |   |   |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| SEC_10   | 6:4  |             |
| SEC      | 3:0  |             |

**TS3 MIN (0x4A)**

| BIT                | 7 | 6           | 5 | 4 | 3                 | 2 | 1 | 0 |
|--------------------|---|-------------|---|---|-------------------|---|---|---|
| <b>Field</b>       | – | MIN_10[2:0] |   |   | MIN[3:0]          |   |   |   |
| <b>Reset</b>       | – | 0b000       |   |   | 0x0               |   |   |   |
| <b>Access Type</b> | – | Write, Read |   |   | Write, Read, Dual |   |   |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| MIN_10   | 6:4  |             |
| MIN      | 3:0  |             |

**TS3 HOUR (0x4B)**

| BIT                | 7 | 6           | 5                 | 4                 | 3                 | 2 | 1 | 0 |
|--------------------|---|-------------|-------------------|-------------------|-------------------|---|---|---|
| <b>Field</b>       | – | F_24_12     | HR_20_AM_PM       | HR_10             | HOUR[3:0]         |   |   |   |
| <b>Reset</b>       | – | 0b0         | 0b0               | 0b0               | 0x0               |   |   |   |
| <b>Access Type</b> | – | Write, Read | Write, Read, Dual | Write, Read, Dual | Write, Read, Dual |   |   |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
|          |      |             |

|             |     |  |
|-------------|-----|--|
| F_24_12     | 6   |  |
| HR_20_AM_PM | 5   |  |
| HR_10       | 4   |  |
| HOUR        | 3:0 |  |

**TS3\_DATE (0x4C)**

| BIT         | 7 | 6 | 5            | 4 | 3 | 2                 | 1 | 0 |  |
|-------------|---|---|--------------|---|---|-------------------|---|---|--|
| Field       | — | — | DATE_10[1:0] |   |   | DATE[3:0]         |   |   |  |
| Reset       | — | — | 0b00         |   |   | 0x0               |   |   |  |
| Access Type | — | — | Write, Read  |   |   | Write, Read, Dual |   |   |  |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| DATE_10  | 5:4  |             |
| DATE     | 3:0  |             |

**TS3\_MONTH (0x4D)**

| BIT         | 7           | 6 | 5 | 4           | 3 | 2 | 1                 | 0 |
|-------------|-------------|---|---|-------------|---|---|-------------------|---|
| Field       | CENTURY     | — | — | MONTH_10    |   |   | MONTH[3:0]        |   |
| Reset       | 0b0         | — | — | 0b0         |   |   | 0x0               |   |
| Access Type | Write, Read | — | — | Write, Read |   |   | Write, Read, Dual |   |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| CENTURY  | 7    |             |
| MONTH_10 | 4    |             |
| MONTH    | 3:0  |             |

**TS3\_YEAR (0x4E)**

| BIT         | 7            | 6 | 5 | 4 | 3 | 2                 | 1 | 0 |  |
|-------------|--------------|---|---|---|---|-------------------|---|---|--|
| Field       | YEAR_10[3:0] |   |   |   |   | YEAR[3:0]         |   |   |  |
| Reset       | 0x0          |   |   |   |   | 0x0               |   |   |  |
| Access Type | Write, Read  |   |   |   |   | Write, Read, Dual |   |   |  |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| YEAR_10  | 7:4  |             |
| YEAR     | 3:0  |             |

**TS3\_FLAGS (0x4F)**

| BIT         | 7 | 6 | 5 | 4 | 3           | 2           | 1           | 0           |
|-------------|---|---|---|---|-------------|-------------|-------------|-------------|
| Field       | — | — | — | — | VLOWF       | VBATF       | VCCF        | DINF        |
| Reset       | — | — | — | — | 0b0         | 0b0         | 0b0         | 0b0         |
| Access Type | — | — | — | — | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD | BITS | DESCRIPTION | DECODE |
|----------|------|-------------|--------|
|          |      |             |        |

|       |   |                                                                |                                                                                |
|-------|---|----------------------------------------------------------------|--------------------------------------------------------------------------------|
| VLOWF | 3 | Indicates if this Timestamp was triggered by VLOW detection    | 0x0: Not triggered by VLOW detection<br>0x1: Triggered by VLOW detection       |
| VBATF | 2 | Indicates if this Timestamp was triggered by VCC → VBAT switch | 0x0: Not triggered by VCC → VBAT switch<br>0x1: Triggered by VCC → VBAT switch |
| VCCF  | 1 | Indicates if this Timestamp was triggered by VBAT → VCC switch | 0x0: Not triggered by VBAT → VCC switch<br>0x1: Triggered by VBAT → VCC switch |
| DINF  | 0 | Indicates if this Timestamp was triggered by DIN transition    | 0x0: Not triggered by DIN<br>0x1: Triggered by DIN                             |

## Ordering Information

| PART NUMBER   | TEMP RANGE     | PIN-PACKAGE |
|---------------|----------------|-------------|
| MAX31334EWC+  | -40°C to +85°C | 12-WLP      |
| MAX31334EWC+T | -40°C to +85°C | 12-WLP      |
| MAX31334ETC+  | -40°C to +85°C | 12-TDFN     |
| MAX31334ETC+T | -40°C to +85°C | 12-TDFN     |

+Denotes a lead (Pb)-free/ROHS-compliant package

T = Tape and reel.

## Revision History

| REVISION NUMBER | REVISION DATE | DESCRIPTION                                                                       | PAGES CHANGED |
|-----------------|---------------|-----------------------------------------------------------------------------------|---------------|
| 0               | 8/22          | Release for Market Intro                                                          | —             |
| 1               | 7/24          | Updated Electrical Characteristics, Oscillator Circuit and Clock Accuracy section | 3, 12         |



# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Analog Devices Inc.:](#)

[MAX31334EWC+T](#)