

## Bidirectional I<sup>2</sup>C Isolator with Idle-Bus Hot Swap and Low V<sub>OL</sub>

**ADuM1254**

### General Description

The ADuM1254 offers two bidirectional, open-drain channels for applications, such as I<sup>2</sup>C, that require data to be transmitted in both directions on the same line. To prevent latch-up action, side 1 outputs comprise special buffers that regulate the logic-low voltage at 0.64V and the input logic-low threshold is at least 50mV lower than the output logic-low voltage. Side 2 features conventional buffers that do not regulate logic-low output voltage.

The ADuM1254 features independent 2.25V to 5.5V supplies on both side 1 and side 2 of the isolator. The device operates up to 2MHz.

The ADuM1254 provides a disturbance-free bus connection for hot-plug connections on side 2 by first precharging the bus pins and then monitoring the bus state for either an idle bus or detection of a I<sup>2</sup>C stop condition before connecting side 1 and side 2.

The ADuM1254 is available in an 8-pin narrow-body SOIC package. The device is rated for operation at ambient temperatures of -40°C to +125°C.

### Key Applications

- Isolated I<sup>2</sup>C/SMBus Interface
- Battery Management Systems
- Power Over Ethernet (PoE)
- Motor Control Systems

### Simplified Application Diagram



### Benefits and Features

- Low V<sub>OL(MAX)</sub> for Greater I<sup>2</sup>C Device Compatibility
  - Side 1: 0.69V
  - Side 2: 0.4V
- Independent V<sub>DD1</sub>/V<sub>DD2</sub> Supplies Supports 3.3V and 5V Logic Voltage Levels and Allows Level Shifting
  - 2.25V to 5.5V for Both Sides
- Enhanced Hot Swappable Side 2 I/Os
  - Initial Side 2 Connection Occurs at Bus Idle or Stop States to Prevent Data Corruption
- Bidirectional I<sup>2</sup>C Data Transfer up to 2MHz SCL
- Bidirectional SCL for Advanced Bus Topologies
  - Supports Clock Stretching and Multiple Controllers Across Isolation Barrier
- Strong Current Sinking Enables Lower R<sub>PULL-UP</sub> Values for Faster Bus Speeds
  - Side 1: 5mA
  - Side 2: 50mA
- Robust Galvanic Isolation of Digital Signals
  - Continuously Withstands (V<sub>IOWM</sub>)
    - 8 Narrow SOIC: 445V<sub>RMS</sub>
  - Withstands ±10kV Surge per IEC 61000-4-5
  - Three Packages with Creepage and Clearance
    - 8 Narrow SOIC: 4mm
- Safety and Regulatory Approvals (Pending)
  - IEC 60747-17 (Pending)
    - Reinforced V<sub>IORM</sub> Narrow SOIC: 63V<sub>PEAK</sub>
  - UL 1577 (Pending)
    - 8 Narrow SOIC: 3000V<sub>RMS</sub> for 1min
  - IEC/EN/CSA 62368-1 (Pending)
  - IEC/EN/CSA 61010-1 (Pending)
  - CAN/CSA-C22.2 No. 14-18 (Pending)

[Ordering Information](#) appears at end of data sheet.

**Absolute Maximum Ratings**

|                                      |                |
|--------------------------------------|----------------|
| V <sub>DD1</sub> to GND1 .....       | -0.3V to +6.0V |
| V <sub>DD2</sub> to GND2 .....       | -0.3V to +6.0V |
| SDA1, SCL1 to GND1 .....             | -0.3V to +6.0V |
| SDA2, SCL2 to GND2 .....             | -0.3V to +6.0V |
| Short-Circuit Continuous Current     |                |
| SDA1, SCL1 to V <sub>DD1</sub> ..... | 20mA           |
| SDA2, SCL2 to V <sub>DD2</sub> ..... | 100mA          |

|                                              |                 |
|----------------------------------------------|-----------------|
| Continuous Power Dissipation                 |                 |
| 8 NSOIC (Derate 5.49mW/°C above +70°C) ..... | +440mW          |
| Temperature                                  |                 |
| Operating Temperature Range .....            | -40°C to +125°C |
| Junction Temperature .....                   | +150°C          |
| Storage Temperature .....                    | -65°C to +150°C |
| Lead Temperature (Soldering, 10s) .....      | +300°C          |
| Soldering Temperature (reflow) .....         | +260°C          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Package Information****8 Narrow SOIC**

|                                                                         |                         |
|-------------------------------------------------------------------------|-------------------------|
| Outline Number                                                          | <a href="#">21-0041</a> |
| Land Pattern Number                                                     | <a href="#">90-0096</a> |
| Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ )                | 182°C/W                 |
| Junction-to-Case Top Thermal Resistance ( $\theta_{JC(TOP)}$ )          | 50°C/W                  |
| Junction-to-Board Thermal Resistance ( $\theta_{JB}$ )                  | 63.6°C/W                |
| Junction-to-Case Top Thermal Characterization Parameter ( $\psi_{JT}$ ) | 8°C/W                   |
| Junction-to-Board Thermal Characterization Parameter ( $\psi_{JB}$ )    | 60°C/W                  |
| Moisture Sensitivity Level                                              | 3                       |

For the latest package outline information and land patterns (footprints), go to [www.analog.com/en/design-center/packaging-quality-symbols-footprints/package-index.html](#). Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to [www.analog.com/en/technical-articles/thermal-characterization-of-ic-packages](#).

**Electrical Characteristics**

(V<sub>DD1</sub> - V<sub>GND1</sub>) = +2.25V to +5.5V, V<sub>DD2</sub> - V<sub>GND2</sub> = +2.25V to +5.5V, C<sub>L</sub> = 20pF, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at V<sub>DD1</sub> - V<sub>GND1</sub> = 3.3V, V<sub>DD2</sub> - V<sub>GND2</sub> = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted. ([Note 1](#) and [Note 2](#))

| PARAMETER                                 | SYMBOL                 | CONDITIONS                                       | MIN  | TYP | MAX  | UNITS |
|-------------------------------------------|------------------------|--------------------------------------------------|------|-----|------|-------|
| <b>POWER SUPPLY</b>                       |                        |                                                  |      |     |      |       |
| Supply Voltage                            | V <sub>DD1</sub>       | Relative to GND1                                 | 2.25 | 5.5 |      | V     |
|                                           | V <sub>DD2</sub>       | Relative to GND2                                 | 2.25 | 5.5 |      |       |
| Undervoltage-Lockout Threshold Side       | V <sub>UVLO</sub>      | V <sub>DD</sub> rising                           | 1.48 | 1.6 | 1.65 | V     |
| Undervoltage-Lockout Threshold Hysteresis | V <sub>UVLO_HYST</sub> |                                                  |      | 30  |      | mV    |
| <b>SUPPLY CURRENT (Note 3)</b>            |                        |                                                  |      |     |      |       |
| Supply Current Side 1                     | I <sub>DD1</sub>       | V <sub>DD1</sub> = V <sub>DD2</sub> = 2.25V - 5V |      | 1   |      | mA    |
| Supply Current Side 2                     | I <sub>DD2</sub>       | V <sub>DD1</sub> = V <sub>DD2</sub> = 2.25V - 5V |      | 1   |      | mA    |
| <b>LOGIC INPUTS AND OUTPUTS</b>           |                        |                                                  |      |     |      |       |

(V<sub>DD1</sub> - V<sub>GND1</sub> = +2.25V to +5.5V, V<sub>DD2</sub> - V<sub>GND2</sub> = +2.25V to +5.5V, C<sub>L</sub> = 20pF, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at V<sub>DD1</sub> - V<sub>GND1</sub> = 3.3V, V<sub>DD2</sub> - V<sub>GND2</sub> = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted. ([Note 1](#) and [Note 2](#)))

| PARAMETER                                                                         | SYMBOL                 | CONDITIONS                                   |                             | MIN                     | TYP                     | MAX  | UNITS |
|-----------------------------------------------------------------------------------|------------------------|----------------------------------------------|-----------------------------|-------------------------|-------------------------|------|-------|
| Input High Voltage, SDA1/SCL1                                                     | V <sub>IH1</sub>       | Relative to GND1                             |                             | 0.52                    | 0.56                    | 0.62 | V     |
| Input Low Voltage, SDA1/SCL1                                                      | V <sub>IL1</sub>       | Relative to GND1                             |                             | 0.47                    | 0.51                    | 0.56 | V     |
| Input Hysteresis, Side 1                                                          | V <sub>HYS1</sub>      | V <sub>IH1</sub> - V <sub>IL1</sub>          |                             | 50                      |                         |      | mV    |
| Output Low Voltage, SDA1/SCL1                                                     | V <sub>OL1</sub>       | Relative to GND1                             | I = 0.1mA - 5mA sink        | 0.59                    | 0.64                    | 0.69 | V     |
| Low-level Output Voltage to High-Level Input Voltage Threshold Difference, Side 1 | ΔV <sub>O/IT</sub>     | SDA1/SCL1, V <sub>OL</sub> - V <sub>IH</sub> | ( <a href="#">Note 4</a> )  | 45                      |                         |      | mV    |
| Input High Voltage, Side 2                                                        | V <sub>IH2</sub>       | SDA2/SCL2 to GND2                            |                             | 0.52 x V <sub>DD2</sub> | 0.45 x V <sub>DD2</sub> |      | V     |
| Input Low Voltage, Side 2                                                         | V <sub>IL2</sub>       | SDA2/SCL2 to GND2                            |                             | 0.38 x V <sub>DD2</sub> | 0.3 x V <sub>DD2</sub>  |      | V     |
| Input Hysteresis, Side 2                                                          | V <sub>HYS2</sub>      | V <sub>IH2</sub> - V <sub>IL2</sub>          |                             | 0.07 x V <sub>DD2</sub> |                         |      | V     |
| Output Low Voltage, Side 2                                                        | V <sub>OL2</sub>       | SDA2/SCL2 to GND2                            | I = 50mA sink               | 0.4                     |                         |      | V     |
| Static Output Loading                                                             | I <sub>SDA1/SCL1</sub> | Side 1                                       |                             | 0.1                     | 5                       |      | mA    |
|                                                                                   | I <sub>SDA2/SCL2</sub> | Side 2                                       |                             | 0.1                     | 50                      |      |       |
| Leakage Current                                                                   | I <sub>L</sub>         | Device unpowered                             | SDA1/SCL1 = 5.5V, VDD1 = 0V | -10                     | +10                     |      | μA    |
|                                                                                   |                        |                                              | SDA2/SCL2 = 5.5V, VDD2 = 0V | -10                     | +10                     |      |       |
|                                                                                   |                        | Device powered                               | SDA1 = SCL1 = VDD1 = 5.5V   | -10                     | +10                     |      |       |
|                                                                                   |                        | Device powered and not in precharge          | SDA2 = SCL2 = VDD2 = 5.5V   | -10                     | +10                     |      |       |
| Input Capacitance                                                                 | C <sub>IN</sub>        | f = 1MHz                                     |                             | 5                       |                         |      | pF    |

## Dynamic Characteristics

(V<sub>DD1</sub> - V<sub>GND1</sub> = 2.25V to 5.5V, V<sub>DD2</sub> - V<sub>GND2</sub> = 2.25V to 5.5V, C<sub>L</sub> = 20pF, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at V<sub>DD1</sub> - V<sub>GND1</sub> = 3.3V, V<sub>DD2</sub> - V<sub>GND2</sub> = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted. ([Note 1](#), [Note 2](#), and [Note 5](#)))

| PARAMETER                      | SYMBOL                        | CONDITIONS                                                   |                                                                                 | MIN | TYP  | MAX  | UNITS |
|--------------------------------|-------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------|-----|------|------|-------|
| Common-Mode Transient Immunity | CMTI                          | ( <a href="#">Note 6</a> )                                   |                                                                                 | 100 |      |      | kV/μs |
| Maximum Data Rate              | D <sub>R</sub> <sub>MAX</sub> |                                                              |                                                                                 | 2   |      |      | MHz   |
| Fall Time                      | t <sub>F1</sub>               | SDA1/SCL1 = 0.7 x V <sub>DD1</sub> to 0.3 x V <sub>DD1</sub> | 4.5V ≤ V <sub>DD1</sub> ≤ 5.5V, C <sub>L1</sub> = 40pF, R <sub>1</sub> = 1.6kΩ  | 8.8 | 20.3 | 36.1 | ns    |
|                                |                               |                                                              | 3.0V ≤ V <sub>DD1</sub> ≤ 3.6V, C <sub>L1</sub> = 40pF, R <sub>1</sub> = 1kΩ    | 6.1 | 13.7 | 24.1 |       |
|                                |                               |                                                              | 2.25V ≤ V <sub>DD1</sub> ≤ 2.75V, C <sub>L1</sub> = 40pF, R <sub>1</sub> = 810Ω | 4.6 | 10.4 | 18.5 |       |

(V<sub>DD1</sub> - V<sub>GND1</sub> = 2.25V to 5.5V, V<sub>DD2</sub> - V<sub>GND2</sub> = 2.25V to 5.5V, C<sub>L</sub> = 20pF, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at V<sub>DD1</sub> - V<sub>GND1</sub> = 3.3V, V<sub>DD2</sub> - V<sub>GND2</sub> = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted. ([Note 1](#), [Note 2](#), and [Note 5](#)))

| PARAMETER         | SYMBOL             | CONDITIONS                                                   | MIN                                                                                                                          | TYP  | MAX  | UNITS |    |
|-------------------|--------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|------|-------|----|
| t <sub>F2</sub>   |                    | SDA1/SCL1 = 0.9 x V <sub>DD1</sub> to 0.9V                   | 4.5V ≤ V <sub>DD1</sub> ≤ 5.5V, C <sub>L1</sub> = 40pF, R <sub>1</sub> = 1.6kΩ                                               | 15.4 | 34.7 | 64.7  |    |
|                   |                    |                                                              | 3.0V ≤ V <sub>DD1</sub> ≤ 3.6V, C <sub>L1</sub> = 40pF, R <sub>1</sub> = 1kΩ                                                 | 9.1  | 19.7 | 35.9  |    |
|                   |                    |                                                              | 2.25V ≤ V <sub>DD1</sub> ≤ 2.75V, C <sub>L1</sub> = 40pF, R <sub>1</sub> = 810Ω                                              | 6.0  | 12.2 | 23.3  |    |
|                   |                    | SDA2/SCL2 = 0.7 x V <sub>DD2</sub> to 0.3 x V <sub>DD2</sub> | 4.5V ≤ V <sub>DD2</sub> ≤ 5.5V, C <sub>L2</sub> = 400pF, R <sub>2</sub> = 180Ω                                               | 11.8 | 18.6 | 30.0  |    |
|                   |                    |                                                              | 3.0V ≤ V <sub>DD2</sub> ≤ 3.6V, C <sub>L2</sub> = 400pF, R <sub>2</sub> = 120Ω                                               | 9.0  | 13.8 | 21.0  |    |
|                   |                    |                                                              | 2.25V ≤ V <sub>DD2</sub> ≤ 2.75V, C <sub>L2</sub> = 400pF, R <sub>2</sub> = 91Ω                                              | 7.6  | 11.6 | 17.0  |    |
|                   |                    | SDA2/SCL2 = 0.9 x V <sub>DD2</sub> to 0.4V                   | 4.5V ≤ V <sub>DD2</sub> ≤ 5.5V, C <sub>L2</sub> = 400pF, R <sub>2</sub> = 180Ω                                               | 25.7 | 41.0 | 63.0  |    |
|                   |                    |                                                              | 3.0V ≤ V <sub>DD2</sub> ≤ 3.6V, C <sub>L2</sub> = 400pF, R <sub>2</sub> = 120Ω                                               | 19.0 | 29.0 | 44.4  |    |
|                   |                    |                                                              | 2.25V ≤ V <sub>DD2</sub> ≤ 2.75V, C <sub>L2</sub> = 400pF, R <sub>2</sub> = 91Ω                                              | 15.5 | 24.0 | 36.3  |    |
| Propagation Delay | t <sub>PLH12</sub> | SDA1/SCL1 = 0.66V to SDA2/SCL2 = 0.7 x V <sub>DD2</sub>      | 4.5V ≤ V <sub>DD</sub> ≤ 5.5V, C <sub>L1</sub> = 20pF, R <sub>1</sub> = 1.6kΩ, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 180Ω |      | 37.6 | 50.0  | ns |
|                   |                    |                                                              | 3.0V ≤ V <sub>DD</sub> ≤ 3.6V, C <sub>L1</sub> = 20pF, R <sub>1</sub> = 1kΩ, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 120Ω   |      | 35.9 | 48.0  |    |
|                   |                    |                                                              | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V, C <sub>L1</sub> = 20pF, R <sub>1</sub> = 810Ω, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 91Ω |      | 35.2 | 47.0  |    |
|                   | t <sub>PHL12</sub> | SDA1/SCL1 = 0.425V to SDA2/SCL2 = 0.3 x V <sub>DD2</sub>     | 4.5V ≤ V <sub>DD</sub> ≤ 5.5V, C <sub>L1</sub> = 20pF, R <sub>1</sub> = 1.6kΩ, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 180Ω |      | 93.7 | 133.3 |    |
|                   |                    |                                                              | 3.0V ≤ V <sub>DD1</sub> ≤ 3.6V, C <sub>L1</sub> = 20pF, R <sub>1</sub> = 1kΩ, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 120Ω  |      | 84.2 | 116.4 |    |
|                   |                    |                                                              | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V, C <sub>L1</sub> = 10pF,                                                                     |      | 78.8 | 107.3 |    |

(V<sub>DD1</sub> - V<sub>GND1</sub> = 2.25V to 5.5V, V<sub>DD2</sub> - V<sub>GND2</sub> = 2.25V to 5.5V, C<sub>L</sub> = 20pF, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at V<sub>DD1</sub> - V<sub>GND1</sub> = 3.3V, V<sub>DD2</sub> - V<sub>GND2</sub> = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted. ([Note 1](#), [Note 2](#), and [Note 5](#)))

| PARAMETER                              | SYMBOL             | CONDITIONS                                                                                                                        | MIN | TYP   | MAX   | UNITS |
|----------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-------|-------|-------|
| Pulse-Width Distortion                 | t <sub>PLH21</sub> | R <sub>1</sub> = 810Ω, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 91Ω                                                               |     |       |       | ns    |
|                                        |                    | 4.5V ≤ V <sub>DD</sub> ≤ 5.5V, C <sub>L1</sub> = 20pF, R <sub>1</sub> = 1.6kΩ, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 180Ω      |     | 86.7  | 95.8  |       |
|                                        |                    | 3.0V ≤ V <sub>DD</sub> ≤ 3.6V, C <sub>L1</sub> = 20pF, R <sub>1</sub> = 1kΩ, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 120Ω        |     | 67.3  | 76.3  |       |
|                                        | t <sub>PHL21</sub> | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V, C <sub>L1</sub> = 20pF, R <sub>1</sub> = 810Ω, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 91Ω      |     | 61.0  | 70.1  |       |
|                                        |                    | 4.5V ≤ V <sub>DD</sub> ≤ 5.5V, C <sub>L1</sub> = 20pF, R <sub>1</sub> = 1.6kΩ, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 180Ω      |     | 82.6  | 128.4 |       |
|                                        |                    | 3.0V ≤ V <sub>DD</sub> ≤ 3.6V, C <sub>L1</sub> = 20pF, R <sub>1</sub> = 1kΩ, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 120Ω        |     | 69.9  | 101.0 |       |
|                                        | PWD <sub>12</sub>  | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V, C <sub>L1</sub> = 20pF, R <sub>1</sub> = 810Ω, C <sub>L2</sub> = 20pF, R <sub>2</sub> = 91Ω      |     | 65.1  | 88.9  |       |
|                                        |                    | 4.5V ≤ V <sub>DD</sub> ≤ 5.5V                                                                                                     |     | 56.1  | 94.2  |       |
|                                        |                    | 3.0V ≤ V <sub>DD</sub> ≤ 3.6V                                                                                                     |     | 48.3  | 79.0  |       |
| Round-Trip Propagation Delay on Side 1 | PWD <sub>21</sub>  | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V                                                                                                   |     | 43.6  | 70.6  | ns    |
|                                        |                    | 4.5V ≤ V <sub>DD</sub> ≤ 5.5V                                                                                                     |     | 5.9   | 50.7  |       |
|                                        |                    | 3.0V ≤ V <sub>DD</sub> ≤ 3.6V                                                                                                     |     | 12.6  | 43.1  |       |
|                                        | t <sub>LOOP1</sub> | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V                                                                                                   |     | 14.1  | 37.6  |       |
|                                        |                    | 4.5V ≤ V <sub>DD</sub> ≤ 5.5V, C <sub>L1</sub> = 40pF, R <sub>1</sub> = 1.6kΩ, C <sub>L2</sub> = 400pF, R <sub>2</sub> = 180Ω     |     | 142.2 | 163.2 |       |
|                                        |                    | 3.0V ≤ V <sub>DD</sub> ≤ 3.6V, C <sub>L1</sub> = 40pF, R <sub>1</sub> = 1kΩ, C <sub>L2</sub> = 400pF, R <sub>2</sub> = 120Ω       |     | 114.1 | 133.5 |       |
|                                        |                    | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V, C <sub>L1</sub> = 40pF, R <sub>1</sub> = 810Ω, C <sub>L2</sub> = 400pF, R <sub>2</sub> = 91Ω     |     | 101.3 | 122.8 |       |
| Side 1 Time from UVLO to Active State  | t <sub>ACT</sub>   | V <sub>DD1</sub> rising, V <sub>DD2</sub> powered up for more than t <sub>HS_EN</sub> and SDA <sub>1</sub> /SCL <sub>1</sub> high |     | 1.1   | 1.7   | ms    |

(V<sub>DD1</sub> - V<sub>GND1</sub> = 2.25V to 5.5V, V<sub>DD2</sub> - V<sub>GND2</sub> = 2.25V to 5.5V, C<sub>L</sub> = 20pF, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at V<sub>DD1</sub> - V<sub>GND1</sub> = 3.3V, V<sub>DD2</sub> - V<sub>GND2</sub> = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted. ([Note 1](#), [Note 2](#), and [Note 5](#)))

| PARAMETER                               | SYMBOL                                         | CONDITIONS                                                             |             | MIN                    | TYP | MAX | UNITS |
|-----------------------------------------|------------------------------------------------|------------------------------------------------------------------------|-------------|------------------------|-----|-----|-------|
| Input Power Loss to Output High-Z       | t <sub>Hi-Z</sub>                              | Opposite V <sub>DD</sub> _ falling below V <sub>UVLO</sub> _           |             |                        |     | 0.4 | ms    |
| <b>HOT SWAP/BUS STUCK TIMER, SIDE 2</b> |                                                |                                                                        |             |                        |     |     |       |
| Precharge Voltage                       | V <sub>PRECHG</sub>                            | SDA2/SCL2 open, V <sub>DD2</sub> > 0.6V                                | At power-up | 0.3 x V <sub>DD2</sub> |     |     | V     |
| Precharge Thevenin Equivalent Impedance | R <sub>PRECHG</sub>                            | SDA2/SCL2 open, V <sub>DD2</sub> > 0.6V                                | At power-up | 140                    |     |     | kΩ    |
| Precharge Glitch Filter on SDA2/SCL2    | t <sub>PRE_GLITCH</sub>                        | V <sub>DD2</sub> rising above V <sub>UVLO</sub> _                      | At power-up | 220                    |     |     | ns    |
| Hot-Swap Detection Enable Time          | t <sub>HS_EN</sub>                             | At power-up                                                            |             | 102                    |     |     | ms    |
| SDA2/SCL2 Idle Detection Time           | t <sub>IDLE</sub>                              | After t <sub>HS_EN</sub>                                               | At power-up | 75                     |     |     | μs    |
| Bus Stuck Timeout                       | t <sub>STUCK</sub>                             | Either SDA1 or SCL1 low                                                |             | 102                    |     |     | ms    |
| <b>ESD Protection</b>                   |                                                |                                                                        |             |                        |     |     |       |
| ESD                                     | Human Body Model                               | V <sub>DD1</sub> to same side pins, V <sub>DD2</sub> to same side pins |             | ±8                     |     |     | kV    |
|                                         |                                                | SDA1/SCL1 to GND1                                                      |             | ±17                    |     |     |       |
|                                         |                                                | SDA2/SCL2 to GND2                                                      |             | ±17                    |     |     |       |
|                                         | IEC 61000-4-2 contact discharge                | SDA1/SCL1 to GND1 unpowered                                            |             | ±8                     |     |     |       |
|                                         |                                                | SDA2/SCL2 to GND2 unpowered                                            |             | ±8                     |     |     |       |
|                                         | IEC 61000-4-2 contact discharge (GND2 to GND1) | 8 Narrow SOIC                                                          |             | ±5                     |     |     |       |

**Note 1:** All devices are 100% production tested at T<sub>A</sub> = +25°C. Specifications over temperature are guaranteed by design.

**Note 2:** All currents into the device are positive. All currents out of the device are negative. All voltages are referenced to their respective ground (GND1 or GND2), unless otherwise noted.

**Note 3:** The supply current does not include any current entering the SDA<sub>1</sub>/SCL<sub>1</sub> pins. Current is after successful hot-swap connection. R<sub>1</sub> = R<sub>2</sub> = 1kΩ, C<sub>L1</sub> = C<sub>L2</sub> = 10pF.

**Note 4:** This is the minimum difference between the output logic-low level and the input logic threshold. This ensures that there is no possibility of the part latching up the bus to which it is connected.

**Note 5:** Not production tested. Guaranteed by design.

**Note 6:** CMTI is the maximum sustainable common-mode voltage slew rate while maintaining operation. CMTI applies to both rising and falling common-mode voltage edges. Tested with the transient generator connected between GND1 and GND2 (V<sub>CM</sub> = 1000V).

**Timing Diagrams**

Figure 1. Timing Parameter Definition



Figure 2. Timing Test Diagram

**Safety Limits**

Damage to the IC can result in a low-resistance path to ground or to the supply and, without current limiting, the ADuM1254 can dissipate excessive amounts of power. Excessive power dissipation can damage the die and result in damage to the isolation barrier, potentially causing downstream issues. The safety limits for the ADuM1254 are listed in the package specific [Isolation Characteristics](#) table.

The maximum safety temperature ( $T_S$ ) for the device is the  $+150^\circ\text{C}$  maximum junction temperature specified in the [Absolute Maximum Ratings](#). See the [Thermal Considerations](#) section for details on determining the junction temperature.

[Figure 3](#) and [Figure 4](#) show the thermal derating curves for safety limiting the power and the current for the device in the 8-lead Narrow SOIC (21-0041) package when mounted on the JEDEC 2S2P test card. Ensure that the junction temperature does not exceed +150°C.



Figure 3. Thermal Derating Curve for 8-Lead Narrow SOIC (21-0041) Package

Figure 4. Thermal Derating Curve for Safety Current Limiting for 8-Lead Narrow SOIC (21-0041) Package

## Isolation Characteristics

### 8-Lead Narrow SOIC (21-0041) Isolation Characteristics

| PARAMETER                                   | SYMBOL            | CONDITIONS                                                                                                                                          | VALUE     | UNITS             |
|---------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------|
| <b>CLASSIFICATIONS</b>                      |                   |                                                                                                                                                     |           |                   |
| Overvoltage Category per IEC60664-1         |                   | For rated mains voltage $\leq 150\text{V}_{\text{RMS}}$                                                                                             | I to IV   | —                 |
| Overvoltage Category per IEC60664-1         |                   | For rated mains voltage $\leq 300\text{V}_{\text{RMS}}$                                                                                             | I to III  | —                 |
| Climatic Classification                     |                   |                                                                                                                                                     | 40/125/21 | —                 |
| Pollution Degree                            |                   | Per DIN VDE V 0110 (refer to Table 1 of the DIN VDE standard)                                                                                       | 2         | —                 |
| <b>VOLTAGE</b>                              |                   |                                                                                                                                                     |           |                   |
| Maximum Working Isolation Voltage           | V <sub>IOWM</sub> | Continuous RMS voltage ( <a href="#">Note 1</a> )                                                                                                   | 445       | V <sub>RMS</sub>  |
| Maximum Repetitive Isolation Voltage        | V <sub>IORM</sub> | ( <a href="#">Note 1</a> , <a href="#">Note 3</a> )                                                                                                 | 630       | V <sub>PEAK</sub> |
| Maximum Transient Isolation Voltage         | V <sub>IOTM</sub> | t = 1s ( <a href="#">Note 1</a> , <a href="#">Note 3</a> )                                                                                          | 4242      | V <sub>PEAK</sub> |
| Maximum Withstanding Isolation Voltage      | V <sub>ISO</sub>  | f <sub>TEST</sub> = 60Hz, duration = 60s ( <a href="#">Note 1</a> , <a href="#">Note 2</a> )                                                        | 3000      | V <sub>RMS</sub>  |
| Maximum Surge Isolation Voltage, Reinforced | V <sub>IOSM</sub> | Test method per IEC 60065, V <sub>TEST</sub> = 1.6 x V <sub>IOSM</sub> = 10000V <sub>PEAK</sub> ( <a href="#">Note 1</a> , <a href="#">Note 4</a> ) | 6250      | V <sub>PEAK</sub> |
| Maximum Impulse Voltage                     | V <sub>IMP</sub>  | Tested in air, 1.2μs/50μs waveform per IEC 62368-1                                                                                                  | 6000      | V <sub>PEAK</sub> |
| Input to Output Test Voltage                | V <sub>PR</sub>   |                                                                                                                                                     | 1182      | V <sub>PEAK</sub> |
| Apparent Charge                             | q <sub>pd</sub>   | Method B1, V <sub>PR</sub> = 1.875 x V <sub>IORM</sub> , t = 1s                                                                                     | 5         | pC                |

| PARAMETER                          | SYMBOL            | CONDITIONS                                                                                          | VALUE            | UNITS |
|------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|------------------|-------|
| <b>PACKAGE CHARACTERISTICS</b>     |                   |                                                                                                     |                  |       |
| External Clearance                 | CLR               | Measured from input terminals to output terminals, shortest distance through air                    | 4                | mm    |
| External Creepage                  | CPG               | Measured from input terminals to output terminals, shortest distance along body                     | 4                | mm    |
| Internal Clearance                 | DTI               | Distance through insulation                                                                         | 21               | μm    |
| Comparative Tracking Index         | CTI               |                                                                                                     | > 600            | V     |
| Material Group                     |                   | Material group (IEC 60112)                                                                          | I                | —     |
| Resistance (Input to Output)       | R <sub>IO</sub>   | V <sub>IO</sub> = 500V, T <sub>A</sub> = +25°C ( <a href="#">Note 3</a> )                           | 10 <sup>12</sup> | Ω     |
| Resistance (Input to Output)       | R <sub>IO</sub>   | V <sub>IO</sub> = 500V, +100°C ≤ T <sub>A</sub> ≤ +125°C ( <a href="#">Note 3</a> )                 | 10 <sup>11</sup> | Ω     |
| Resistance (Input to Output)       | R <sub>IO_S</sub> | V <sub>IO</sub> = 500V, T <sub>S</sub> = +150°C ( <a href="#">Note 3</a> )                          | 10 <sup>9</sup>  | Ω     |
| Capacitance (Input to Output)      | C <sub>IO</sub>   | f <sub>TEST</sub> = 1MHz ( <a href="#">Note 3</a> )                                                 | 1.5              | pF    |
| <b>SAFETY LIMITING VALUES</b>      |                   |                                                                                                     |                  |       |
| Maximum Ambient Safety Temperature | T <sub>S</sub>    |                                                                                                     | +150             | °C    |
| Maximum Input Power Dissipation    | P <sub>SI</sub>   | θ <sub>JA</sub> = 182°C/W, T <sub>J</sub> = +150°C, T <sub>A</sub> = +25°C                          | 687              | mW    |
| Maximum Output Current             | I <sub>SO</sub>   | θ <sub>JA</sub> = 182°C/W, T <sub>J</sub> = +150°C, T <sub>A</sub> = +25°C, V <sub>DD</sub> = 5.6V  | 122              | mA    |
| Maximum Output Current             | I <sub>SO</sub>   | θ <sub>JA</sub> = 182°C/W, T <sub>J</sub> = +150°C, T <sub>A</sub> = +25°C, V <sub>DD</sub> = 3.6V  | 190              | mA    |
| Maximum Output Current             | I <sub>SO</sub>   | θ <sub>JA</sub> = 182°C/W, T <sub>J</sub> = +150°C, T <sub>A</sub> = +25°C, V <sub>DD</sub> = 2.75V | 249              | mA    |
| Maximum Output Current             | I <sub>SO</sub>   | θ <sub>JA</sub> = 182°C/W, T <sub>J</sub> = +150°C, T <sub>A</sub> = +25°C, V <sub>DD</sub> = 1.89V | 363              | mA    |

**Note 1:** V<sub>ISO</sub>, V<sub>ITM</sub>, V<sub>IOWM</sub>, V<sub>IORM</sub>, and V<sub>IOSM</sub> are defined by the IEC 60747-17 standard.

**Note 2:** Product is qualified at V<sub>ISO</sub> for 60s and 100% production tested at 120% of V<sub>ISO</sub> for 1s.

**Note 3:** Device is measured as a 2-terminal device with Pin 1 through Pin 4 connected and Pin 5 through Pin 8 connected.

**Note 4:** Devices are immersed in oil during surge characterization.

## Regulatory Information

The ADuM1254 has been approved by the organizations listed below. Certifications are available at [Safety and Regulatory Certifications for Digital Isolation](#).

### 8-Lead Narrow SOIC (21-0041) Package Certifications

| REGULATORY AGENCY | STANDARD CERTIFICATION/APPROVAL                                                                                                                                                                                                                                                                                                                       | FILE      |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| UL                | Recognized under UL 1577 component recognition program ( <a href="#">Note 1</a> ):<br>Single/basic 3000V <sub>RMS</sub> isolation voltage.                                                                                                                                                                                                            | (Pending) |
| CSA               | Tested under CSA No 14-18 ( <a href="#">Note 2</a> and <a href="#">Note 3</a> ):<br>CSA 62368-1:19, IEC 62368-1:2018 Ed. 3 and EN62368-1:2020+A11:2020:<br>Basic insulation at 400V <sub>RMS</sub> .<br>CSA 61010-1-12+A1 and IEC 61010-1 3rd Ed.:<br>Basic insulation at 300V <sub>RMS</sub> from mains, 400V <sub>RMS</sub> from secondary circuit. | (Pending) |
| VDE               | Certified according to IEC 60747-17 ( <a href="#">Note 4</a> ):<br>Reinforced insulation, maximum transient isolation voltage 4242V <sub>PK</sub> , maximum repetitive peak isolation voltage 630V <sub>PK</sub> .                                                                                                                                    | (Pending) |
| CQC               | Certified to GB 4943.1-2022:<br>Basic insulation at 400V <sub>RMS</sub> (565V <sub>PEAK</sub> ) maximum working voltage, tropical climate, altitude < 5000m                                                                                                                                                                                           | (Pending) |
| TUV Sud           | IEC 62368-1:2018 Ed. 3 and EN62368-1:2020+A11:2020:<br>Basic insulation at 400V <sub>RMS</sub>                                                                                                                                                                                                                                                        | (Pending) |

**Note 1:** In accordance with UL 1577, each ADuM1254ASA+ is proof tested by applying an insulation test voltage  $\geq 3600\text{V}_{\text{RMS}}$  for 1 second (current leakage detection limit =  $5\mu\text{A}$ ).

**Note 2:** Working voltages are quoted for material group III case material in pollution degree 2. ADuM1254ASA+ case material has been evaluated by CSA as material group I.

**Note 3:** The creepage and clearance distances have been evaluated for altitudes  $< 2000\text{m}$ , material group III, in pollution degree 2 and overvoltage category II, except where specified above.

**Note 4:** In accordance with IEC 60747-17, each ADuM1254 is proof tested by applying an insulation test voltage  $\geq 1182\text{V}$  peak for 1s (partial discharge detection limit = 5 pC). The asterisk (\*) marking branded on the component designates DIN IEC 60747-17 approval.

## Typical Operating Characteristics

(Typical values are at  $V_{\text{DD1}} = V_{\text{DD2}} = 3.3\text{V}$ ,  $\text{GND1} = \text{GND2}$ ,  $T_A = +25^\circ\text{C}$ , unless otherwise noted.  $C_L = 20\text{pF}$ ,  $R_{\text{PULLUP}} = 1\text{k}\Omega$  and  $1\text{nF}$ ,  $100\text{nF}$ , and  $1\mu\text{F}$  decoupling capacitors are on  $V_{\text{DD1}}$  and  $V_{\text{DD2}}$ . All tests were performed using the ADuM1252SEVKIT#.)



PROPAGATION DELAY  $t_{PLH12}$   
vs. TEMPERATUREPROPAGATION DELAY  $t_{PLH21}$   
vs. TEMPERATUREPROPAGATION DELAY  $t_{PHL12}$   
vs. TEMPERATUREPROPAGATION DELAY  $t_{PHL21}$   
vs. TEMPERATURE

SIDE 1 OUTPUT LOW VOLTAGE  
vs. TEMPERATURESIDE 1 OUTPUT FALL TIME  
vs. TEMPERATUREt<sub>F1</sub> MEASURED FROM 0.7V<sub>DD1</sub> TO 0.3V<sub>DD1</sub>SIDE 2 OUTPUT FALL TIME  
vs. TEMPERATUREt<sub>F2</sub> MEASURED FROM 0.7V<sub>DD2</sub> TO 0.3V<sub>DD2</sub>t<sub>LOOP1</sub> vs. TEMPERATURE

## Pin Configuration



## Pin Description

| PIN | NAME | FUNCTION                                                                                                                 |
|-----|------|--------------------------------------------------------------------------------------------------------------------------|
| 1   | VDD1 | Supply Voltage Side 1. Bypass V <sub>DD1</sub> with a 1nF and a 0.1μF ceramic capacitor as close as possible to the pin. |
| 2   | SDA1 | Serial Data Input/Output on Side 1. SDA1 is translated to/from SDA2 and is an open-drain output.                         |
| 3   | SCL1 | Serial Clock Input/Output on Side 1. SCL1 is translated to/from SCL2 and is an open-drain output.                        |
| 4   | GND1 | Ground Reference for Side 1                                                                                              |
| 5   | GND2 | Ground Reference for Side 2                                                                                              |
| 6   | SCL2 | Serial Clock Input/Output on Side 2. SCL2 is translated to/from SCL1 and is an open-drain output.                        |
| 7   | SDA2 | Serial Data Input/Output on Side 2. SDA2 is translated to/from SDA1 and is an open-drain output.                         |
| 8   | VDD2 | Supply Voltage Side 2. Bypass V <sub>DD2</sub> with a 1nF and a 0.1μF ceramic capacitor as close as possible to the pin. |

## Functional Diagram



## Detailed Description

The ADuM1254 is a two-channel I<sup>2</sup>C isolator utilizing Analog Devices, Inc. proprietary process technology. The device transfers digital signals between circuits with different power domains at ambient temperatures up to +125°C.

The device offers two bidirectional open-drain channels for applications, such as I<sup>2</sup>C, that require data to be transmitted in both directions on the same line. The bidirectional clock channel allows for applications with multiple I<sup>2</sup>C controllers located on both sides of the isolation barrier and/or clock stretching by a I<sup>2</sup>C target device regardless of its location relative to the isolation barrier and controller.

The device features independent 2.25V to 5.5V supplies on each side of the isolator. The device operates with SCL frequencies up to 2MHz. The wide temperature range and high isolation voltage make the device ideal for use in harsh industrial environments.

### Digital Isolation

The ADuM1254 provides reinforced galvanic isolation for digital signals that are transmitted between two ground domains. In the 8-pin narrow SOIC package (21-0041), the ADuM1254 withstands voltage differences of up to 3kVRMS for up to 60 seconds and up to 630VPEAK of continuous isolation.

### Bidirectional Channels

The ADuM1254 device features two bidirectional channels that have open-drain outputs.

The bidirectional channels do not require a direction control input. A logic-low on one side causes the corresponding pin on the other side to be pulled low while avoiding data latching within the device due to the coordination of the side 1 output logic-low voltage (V<sub>OL1</sub>) and input logic-low threshold (V<sub>IL1</sub>). The side 1 outputs utilize special buffers that regulate V<sub>OL1</sub> to approximately 0.64V while keeping V<sub>IL1</sub> at least 50mV lower than V<sub>OL1</sub>. This difference prevents an output logic-low on side 1 from being accepted as an input low and subsequently transmitted to side 2, thus, preventing a latching action. SDA2 and SCL2 are conventional outputs that do not regulate the logic-low output voltage.

Due to their special nature, the side 1 SDA/SCL pins of different ADuM1254 devices cannot be connected together. This restriction also includes pins on other devices which employ similar buffers or rise-time accelerators. The side 2 pins do not have this restriction. Therefore, the side 2 pins of the ADuM1254 can be connected to each other or to any other bidirectional buffer or level translator's pin, including the side 1 pins of the ADuM1254.

The ADuM1254's outputs are all open-drain and require pull-up resistors to their respective supplies to generate the logic-high output voltage. The output low voltages are guaranteed for sink currents of up to 50mA for side 2 and 5mA for side 1 (see the [Electrical Characteristics](#) table).

The ADuM1254's bidirectional SCL channel supports I<sup>2</sup>C clock stretching.

### Startup and Undervoltage Lockout

The V<sub>DD1</sub> and V<sub>DD2</sub> supplies are both internally monitored for undervoltage conditions. Undervoltage events can occur during power-up, power-down, or during normal operation due to a sagging supply voltage. When an undervoltage condition is detected on either supply, all outputs go to their default states regardless of the state of the inputs as seen in [Table 1](#).

**Table 1. Output Behavior During Undervoltage Condition**

| V <sub>DD1</sub> | V <sub>DD2</sub> | INPUT      | V <sub>OUT1</sub> | V <sub>OUT2</sub> |
|------------------|------------------|------------|-------------------|-------------------|
| Powered          | Powered          | High       | High-Z            | High-Z            |
| Powered          | Powered          | Low        | Low               | Low               |
| Undervoltage     | Powered          | Don't care | High-Z            | High-Z            |
| Powered          | Undervoltage     | Don't care | High-Z            | High-Z            |

### Level Shifting

The wide supply voltage range of both V<sub>DD1</sub> and V<sub>DD2</sub> allows the ADuM1254 to be used for level translation in addition to isolation. V<sub>DD1</sub> and V<sub>DD2</sub> can be independently set to any voltage from 2.25V to 5.5V. The supply voltage sets the logic level on the corresponding side of the isolator.

## Hot Swap

The ADuM1254 includes special precharge circuitry on SDA2/SCL2 to prevent loading on the I<sup>2</sup>C bus lines while the supply is either unpowered or in the process of being powered on. When the supply is below the UVLO threshold, the ADuM1254 bus lines do not load the bus to avoid disrupting or corrupting an active I<sup>2</sup>C bus. If the isolator is plugged into a live backplane using a staggered connector, where the supply and ground make connection first followed by the bus lines, the SDA2 and SCL2 lines are precharged to  $V_{DD2}/3$  to minimize the current required to charge the parasitic capacitance of the device. Once the device is fully powered on, the device I/O pins become active. However, the connection between side 1 and side 2 does not occur until after the side 2 bus either detects an I<sup>2</sup>C stop condition or the bus has been idle for 125 $\mu$ s. See [Figure 5](#).



Figure 5. Bus Connection Logic

## Bus Connection

The ADuM1254 connects the side 1 bus to the side 2 bus when both busses are idle or when side 1 is high and an I<sup>2</sup>C stop condition has been detected on side 2. If a stuck bus condition is detected on side 1, then the ADuM1254 disconnects the two busses to allow the external system to attempt a recovery.

## Applications Information

### Power-Supply Sequencing

The ADuM1254 does not require special power-supply sequencing. The logic levels are set independently on either side by  $V_{DD1}$  and  $V_{DD2}$ . Each supply can be present over the entire specified range regardless of the level or presence of the other supply.

### Power-Supply Decoupling

To reduce ripple and the chance of introducing data errors especially if large common-mode transients are expected in the application, bypass  $V_{DD1}$  and  $V_{DD2}$  with 100nF and 1nF low-ESR ceramic capacitors to GND1 and GND2, respectively. Place the bypass capacitors as close to the power-supply input pins as possible.

## Thermal Considerations

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Pay careful attention to the PCB thermal design.

Thermal parameter values are specified in the [Package Information](#) section.  $\theta_{JA}$  and  $\theta_{JB}$  are mainly used to compare the thermal performance of the package of the device with other semiconductor packages when all test conditions listed are similar.  $\Psi_{JB}$  or  $\Psi_{JT}$  can be used to estimate the junction temperature when an accurate thermal measurement of the board temperature is available. The temperature measurement must be near the device under test (DUT) or directly on the package top surface, operating in the system environment.

$\theta_{JA}$  can be used for a first-order approximation to calculate the junction temperature in the system environment. The power dissipation ( $P_D$ ), junction-to-ambient thermal impedance ( $\theta_{JA}$ ), and ambient temperature ( $T_A$ ) determine the junction temperature ( $T_J$ ) according to the expression:

$$T_J = T_A + (P_D \times \theta_{JA})$$

A more accurate estimate of the junction temperature can be found using  $\Psi_{JT}$ . Measure the device package temperature ( $T_{PACKAGE}$ ) in the center of the package using an IR camera or thermocouple and then use the following expression:

$$T_J = T_{PACKAGE} + \Psi_{JT} \times P_D$$

## Layout Considerations

The PCB designer should follow some critical recommendations to get the best performance from the design.

- Keep the input/output traces as short as possible. To keep signal paths low inductance, avoid using vias.
- Have a solid ground plane underneath the high-speed signal layer.
- Keep the area underneath the ADuM1254 free from ground and signal planes. Any galvanic or metallic connection between side 1 and side 2 defeats the isolation.

## Typical Application Circuit



## Ordering Information

| PART NUMBER   | TEMP RANGE      | PIN-PACKAGE   |
|---------------|-----------------|---------------|
| ADuM1254ASA+  | -40°C to +125°C | 8 Narrow SOIC |
| ADuM1254ASA+T | -40°C to +125°C | 8 Narrow SOIC |

+Denotes a lead (Pb)-free/RoHS-compliant package.

T = Tape and reel.

## Chip Information

PROCESS: BiCMOS

## Revision History

| REVISION NUMBER | REVISION DATE | DESCRIPTION     | PAGES CHANGED |
|-----------------|---------------|-----------------|---------------|
| 0               | 10/23         | Initial release | —             |



# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Analog Devices Inc.:](#)

[ADUM1254ASA+T](#) [ADUM1254ASA+](#)