

# S32M2xx

## S32M2xx Data Sheet

Rev. 8 — 27 February 2025

Product Data Sheet

- This document provides electrical specifications for S32M2xx. Supports S32M244, S32M243, S32M274, S32M276, S32M242 and S32M241.
- For functional characteristics and the programming model, see S32M24x and S32M27x Reference Manuals.



## 1 About the document

---

This document is divided into four main parts:

1. Sections in the first set contain information that applies to the S32M27x and S32M24x System in Package (SiP) devices. These includes from section 2 to section 7 and section 11 and 12.
2. Sections in the second set are applicable to “Application extension” Subsystem, hence applies to both S32M24x and S32M27x, this includes section 8 and its sub-sections.
3. Sections in the third set are applicable to S32M27x MCU, this includes section 9 and its sub-sections.
4. Sections in the fourth set are applicable to S32M24x MCU, this includes section 10 and its sub-sections.

## 2 Introduction

---

S32M2 is a family of integrated solutions based on ARM Cortex M microcontroller cores that closely resemble NXP's S32K MCU products with the addition of high voltage analog features. The commonality between S32M2 and S32K, be that hardware or supporting software and firmware, results in a combined portfolio with scalability between general purpose MCUs and integrated solutions. Building on S32K System on Chip (SoC) microcontrollers, S32M2's System in Package (SiP) integrates automotive qualified and application-focused capabilities like voltage-regulators operating directly from a car battery, physical communications interfaces (LIN, CXPI, or CAN FD), and MOSFET Gate pre-drivers for motor control. With attention to cost at the system level, S32M2 integrates voltage regulators, pulse-width modulators, analog to digital converters, timers, non-volatile memory and more to reduce overall component count and reduce board space.

This document covers, S32M24x and S32M27x families, both targeting motor control for a single BLDC/PMSM motor or up to three Brushed DC motors. Communication is over LIN, CXPI, or CAN FD directly with the included physical interfaces. The main attributes of devices within the sub-family are:

- Built-in voltage regulation and protection to run directly from a reverse-battery protected 12V car battery supply.
- 5V voltage output to supply power to an external component like hall sensor.
- LIN, CXPI or CAN-FD physical interface for direct connection to the communications bus without an external phy.
- Arm Cortex M4 processors with Floating Point running up to 80MHz or Arm Cortex M7 processors with Floating Point running up to 120 MHz.
- Non-volatile program memory from 128KB to 1MB.
- Integrated gate driver for up to 6 external power MOSFETs for BLDC or PMSM motor drive applications.
- 64-pin LQFP-EP Package.

## 3 Block diagram

---

The following figures shows block diagram of the S32M24x and S32M27x family. On the left side is the MCU and on the right side is the AE. The SiP boundary is the bold dashed line. The diagram shows typical external components required for a 3-phase motor control application with single-shunt current sensing.





## 4 Feature comparison

The following tables shows feature comparison between different devices from the S32M2 family. For each part number, there are two different options, with either a CAN-FD physical layer or a LIN physical layer, compatible with CXPI. For certain peripherals (for example, UART, I2C, SPI, or EMIOS) the amount of channels available in each package option is indicated in the table with "CAN" or "LIN". See the Ordering Information section.

**Table 1. S32M24x Feature comparison**

|        | Feature description   | S32M241         | S32M242         | S32M243         | S32M244         |
|--------|-----------------------|-----------------|-----------------|-----------------|-----------------|
| System | Core and Frequency    | Arm CM4F @80MHz | Arm CM4F @80MHz | Arm CM4F @80MHz | Arm CM4F @80MHz |
|        | ISO 26262             | ASIL - B        | ASIL - B        | ASIL - B        | ASIL - B        |
|        | Operating Temperature | Grade 1         | Grade 1         | Grade 0         | Grade 0         |
|        | HW Security Options   | CSEc            | CSEc            | CSEc            | CSEc            |
| Memory | Program flash memory  | 128 kB          | 256 kB          | 256 kB          | 512 kB          |

*Table continues on the next page...*

Table 1. S32M24x Feature comparison...continued

|                       | Feature description                              | S32M241                         | S32M242                         | S32M243                         | S32M244                         |
|-----------------------|--------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|
|                       | SRAM                                             | 32 kB                           | 32 kB                           | 32 kB                           | 64 kB                           |
|                       | Data flash memory                                | 4 kB (FlexRAM) / 64 kB (Dflash) |
| Timer                 | PWM and Logic Control <sup>1,2</sup>             | 4x 16-bit FlexTimer             | 4x 16-bit FlexTimer             | 4x 16-bit FlexTimer             | 4x 16-bit FlexTimer             |
|                       | Other Timers                                     | LPIT, LPTMR, RTC                | LPIT, LPTMR, RTC                | LPIT, LPTMR, RTC                | LPIT, LPTMR, RTC                |
| Analog                | External ADC channels <sup>3</sup>               | 2x ADC 12bits                   | 2x ADC 12bits                   | 2x ADC 12bits                   | 2x ADC 12bits                   |
|                       | ADC Trigger control / delay                      | 2x PDB                          | 2x PDB                          | 2x PDB                          | 2x PDB                          |
|                       | Comparator 8-bit DAC                             | 1x                              | 1x                              | 1x                              | 1x                              |
| Communication         | UART/LIN <sup>4</sup>                            | 1x                              | 1x                              | 1x                              | 1x                              |
|                       | I2C, SPI <sup>5</sup>                            | 1x LPSPI, 1x LPI2C              | 1x LPSPI, 1x LPI2C              | 2x LPSPI, 1x LPI2C              | 2x LPSPI, 1x LPI2C              |
|                       | CAN (CAN-FD) <sup>6</sup>                        | 1x CAN-FD                       | 1x CAN-FD                       | 1x CAN-FD                       | 1x CAN-FD                       |
|                       | FlexIO (configurable as UART, SPI, I2C, I2S)     | 1x 7ch                          | 1x 7ch                          | 1x 7ch                          | 1x 7ch                          |
| Integrated components | Integrated 12V regulator                         | Yes                             | Yes                             | Yes                             | Yes                             |
|                       | Supply for external loads                        | 5V (30mA)                       | 5V (30mA)                       | 5V (30mA)                       | 5V (30mA)                       |
|                       | Physical Interface option <sup>4,6</sup>         | 1x (LIN or CXPI or CAN FD)      |
|                       | MOSFET Gate Driver Unit (GDU) <sup>1,3</sup>     | 6 ch (3 ph)                     |
|                       | Temperature sensor <sup>3</sup>                  | Yes                             | Yes                             | Yes                             | Yes                             |
|                       | High Voltage Input, Battery monitor <sup>3</sup> | 1x HVI, 1x VM                   |
|                       | Current Sense <sup>3</sup>                       | 1x DPGA                         | 1x DPGA                         | 1x DPGA                         | 1x DPGA                         |
| Other                 | Debug & Trace                                    | SWD, JTAG                       | SWD, JTAG                       | SWD, JTAG                       | SWD, JTAG                       |
|                       | SW Watchdog                                      | 1x                              | 1x                              | 1x                              | 1x                              |
|                       | External Watchdog Monitor                        | 1x                              | 1x                              | 1x                              | 1x                              |

Table continues on the next page...

Table 1. S32M24x Feature comparison...continued

|  | Feature description           | S32M241        | S32M242        | S32M243        | S32M244        |
|--|-------------------------------|----------------|----------------|----------------|----------------|
|  | Package Options (Exposed Pad) | 64-pin LQFP-EP | 64-pin LQFP-EP | 64-pin LQFP-EP | 64-pin LQFP-EP |

1. Six channels of the FTM3 are internally connected for the PWM signals on GDU.
2. The number of timer channels available on external pins depends on the package option (CAN or LIN). For the actual IO mapping, see the IOMUX file attached to the S32M24x Reference Manual.
3. The number of ADC channels available on external pins depends on the package option (CAN or LIN). For the actual ADC mapping, see the IOMUX file attached to the S32M24x Reference Manual. Additionally, there are six ADC channels that are internally connected for: current sense from DPGA, DC link voltage monitoring, phase voltage measurement, and HVM connections (high voltage Input, VSUP sense, temperature sensor).
4. There are two UART/LIN modules in S32M24x. On LIN variants, LPUART1 is internally connected to LIN/CXPI PHY.
5. There are two SPI modules in S32M242 and S32M241, and three SPI modules in S32M244 and S32M243. LPSPI1 is dedicated to internal configuration and communication.
6. There is one CAN module in S32M24x. On CAN variant, CAN0 is internally connected to CAN FD PHY for CAN FD communication.

Table 2. S32M27x Feature comparison

|               | Feature description                | S32M274                         | S32M276                         |
|---------------|------------------------------------|---------------------------------|---------------------------------|
| System        | Core & Frequency                   | Arm CM7F @ 120 MHz              | Arm CM7F @ 120 MHz              |
|               | ISO 26262                          | ASIL-B                          | ASIL-B                          |
|               | Operating Temperature              | Grade 1                         | Grade 1                         |
|               | HW Security                        | HSE-B                           | HSE-B                           |
| Memory        | Program flash memory               | 512 kB                          | 1 MB                            |
|               | SRAM                               | 112 kB SRAM including 96 kB TCM | 128 kB SRAM including 96 kB TCM |
|               | Data flash memory                  | 64 kB (D Flash)                 | 64 kB (D Flash)                 |
| Timers        | PWM and Logic Control <sup>1</sup> | 2x EMIOS                        | 2x EMIOS                        |
|               |                                    | CAN: 15ch+5ch                   | CAN: 15ch+5ch                   |
|               |                                    | LIN: 16ch+6ch                   | LIN: 16ch+6ch                   |
|               |                                    | 2x LCU                          | 2x LCU                          |
|               | Other Timers                       | 2x PIT, 1x STM                  | 2x PIT, 1x STM                  |
| Analog        | External ADC channels <sup>2</sup> | 2x ADC 15bit                    | 2x ADC 15bit                    |
|               | ADC trigger control/delay          | 1x BCTU                         | 1x BCTU                         |
|               | Comparator with 8-bit DAC          | 2x                              | 2x                              |
| Communication | UART / LIN <sup>3</sup>            | CAN: 2x LPUART,                 | CAN: 2x LPUART,                 |
|               |                                    | LIN: 3x LPUART                  | LIN: 3x LPUART                  |
|               | I2C, SPI <sup>4</sup>              | CAN: 1x LPSPI, 1x LPI2C         | CAN: 1x LPSPI, 1x LPI2C         |
|               |                                    | LIN: 2x LPSPI, 1x LPI2C         | LIN: 2x LPSPI, 1x LPI2C         |
|               | CAN (CAN-FD) <sup>5</sup>          | CAN: 2x CAN-FD                  | CAN: 2x CAN-FD                  |

Table continues on the next page...

Table 2. S32M27x Feature comparison...continued

|                       | Feature description                              | S32M274                    | S32M276                    |
|-----------------------|--------------------------------------------------|----------------------------|----------------------------|
|                       |                                                  | LIN: 3x CAN-FD             | LIN: 3x CAN-FD             |
|                       | FlexIO (configurable as UART, SPI, I2C, I2S)     | 1x 9ch                     | 1x 9ch                     |
| Integrated components | Integrated 12- V regulator                       | Yes                        | Yes                        |
|                       | Supply for external loads                        | 5V (30 mA)                 | 5V (30 mA)                 |
|                       | Physical Interface option <sup>3,5</sup>         | 1x (LIN or CXPI or CAN FD) | 1x (LIN or CXPI or CAN FD) |
|                       | MOSFET Gate Driver Unit (GDU) <sup>1,2</sup>     | 6ch (3- phase)             | 6ch (3- phase)             |
|                       | Temperature Sensor <sup>2</sup>                  | Yes                        | Yes                        |
|                       | High Voltage Input, Battery Monitor <sup>2</sup> | 1x HVI, 1x VM              | 1x HVI, 1x VM              |
|                       | Current Sense <sup>2</sup>                       | 1x DPGA                    | 1x DPGA                    |
| Other                 | Debug & Trace                                    | SWD, JTAG                  | SWD, JTAG                  |
|                       | SW Watchdog                                      | 1x                         | 1x                         |
|                       | External Watchdog Monitor                        | 1x                         | 1x                         |
| Package               | Exposed Pad                                      | 64-pin LQFP-EP             | 64-pin LQFP-EP             |

1. Six outputs of the LCU are internally connected for the PWM signals on GDU.
2. Additionally, there are six ADC channels that are internally connected for: current sense from DPGA, DC link voltage monitoring, phase voltage measurement, and HVM connections (high voltage Input, VSUP sense, temperature sensor).
3. There are four UART/LIN modules in S32M27x. On LIN variants, LPUART1 is internally connected to LIN/CXPI PHY.
4. There are four LPSPI modules in S32M27x, listing only modules with external pins available. LPSPI1 is dedicated to internal configuration and communication.
5. There are three CAN modules in S32M27x. On CAN variant, CAN0 is internally connected to CAN FD PHY for CAN FD communication.

## 5 Ordering information



Figure 3. Ordering information

Table 3. Part number information

| Product family      | Fab/Mask revision ordering code |  | MCU mask revision | Analog die mask revision | Notes                       |
|---------------------|---------------------------------|--|-------------------|--------------------------|-----------------------------|
| S32M241/<br>S32M242 | T0                              |  | 0N33V             | 0P73G                    | Pre-production samples only |
|                     | AB                              |  | 0N33V             | 0P69K                    | -                           |
| S32M243/<br>S32M244 | T0                              |  | 0P64A             | 0P73G                    | Pre-production samples only |
|                     | AB                              |  | 0P64A             | 0P69K                    | -                           |
| S32M274/<br>S32M276 | T0                              |  | 0P98C             | 0P73G                    | Pre-production samples only |
|                     | AB                              |  | 0P98C             | 0P69K                    | -                           |

## 6 General

### 6.1 Absolute maximum ratings

#### NOTE

Absolute maximum ratings are stress ratings only, and functional operation at the maximum values is not guaranteed. See footnotes in the following table for specific conditions. For the functional operating conditions see the DC electrical characteristics section "Voltage and current operating requirements". All voltages are referred to VSS unless otherwise specified. All the limits defined in the datasheet specification must be honored together and any violation to any one or more will not guarantee desired operation. Stress beyond the listed maximum values may affect device reliability or cause permanent damage to the device. Unless otherwise specified, all maximum and minimum values in the datasheet are across process, voltage, and temperature.

#### CAUTION

When the MCU is in an unpowered state, current injected through the chip pins may bias internal chip structures (for example, ESD diodes) and incorrectly power up these internal structures through inadvertent paths. The presence of such residual voltage may influence different chip-internal blocks in an unpredictable manner and may ultimately result in unpredictable chip behavior (for example, POR flag not set). Once in the illegal state, powering up the chip further and then applying reset will clear the illegal state. Injection current specified for the chip under the aspect of absolute maximum ratings represent the capability of the internal circuitry to withstand such condition without causing physical damage. Functional operation of the chip under conditions specified as absolute maximum ratings is not implied.

Table 4. Absolute maximum ratings

| Symbol       | Description                                      | Min  | Typ | Max       | Unit | Condition | Spec Number |
|--------------|--------------------------------------------------|------|-----|-----------|------|-----------|-------------|
| VSUP         | Voltage regulator and LINPHY supply voltage      | -0.3 | —   | 42        | V    | —         | —           |
| VLIN         | DC voltage on LIN                                | -32  | —   | 42        | V    | —         | —           |
| VCANH, VCANL | DC voltage on CANH and CANL                      | -32  | —   | 40        | V    | —         | —           |
| VHVI         | DC voltage on HVI pin HVI0 <sup>1</sup>          | -32  | —   | 42        | V    | —         | —           |
| VHD          | MOSFET pre-driver high-side drain voltage        | -0.3 | —   | 42        | V    | —         | —           |
| VVLS_OUT     | MOSFET pre-driver supply, internally generated   | -0.3 | —   | 12        | V    | —         | —           |
| VVBSx        | MOSFET pre-driver bootstrap capacitor connection | -0.3 | —   | VHSx + 12 | V    | —         | —           |
| VHGX         | MOSFET pre-driver high-side gate <sup>2</sup>    | -2   | —   | VHSx + 12 | V    | —         | —           |

Table continues on the next page...

Table 4. Absolute maximum ratings...*continued*

| Symbol | Description                                                                          | Min  | Typ | Max | Unit | Condition | Spec Number |
|--------|--------------------------------------------------------------------------------------|------|-----|-----|------|-----------|-------------|
| VHSx   | MOSFET pre-driver high-side source                                                   | -2   | —   | 42  | V    | —         | —           |
| VHSx   | MOSFET pre-driver high-side source, negative pulse of up to 100ns <sup>3</sup>       | -7   | —   | —   | V    | —         | —           |
| VLGx   | MOSFET pre-driver low-side gate <sup>2</sup>                                         | -2   | —   | 12  | V    | —         | —           |
| VLSx   | MOSFET pre-driver low-side source                                                    | -2   | —   | 10  | V    | —         | —           |
| VLSx   | MOSFET pre-driver low-side source, negative pulse of up to 100ns <sup>3</sup>        | -7   | —   | —   | V    | —         | —           |
| VCP    | MOSFET pre-driver charge pump driver output                                          | -0.3 | —   | 12  | V    | —         | —           |
| VCP1   | MOSFET pre-driver charge pump charge & discharge node                                | -0.3 | —   | 55  | V    | —         | —           |
| VVCP   | MOSFET pre-driver charge pump output voltage                                         | -0.3 | —   | 55  | V    | —         | —           |
| VBST   | MOSFET pre-driver boost converter connection                                         | -0.3 | —   | 42  | V    | —         | —           |
| VDDC   | CAN-FD PHY supply, internally generated                                              | -0.3 | —   | 6   | V    | —         | —           |
| VAMPP  | DPGA amplifier non-inverting input voltage                                           | -0.3 | —   | 6   | V    | —         | —           |
| VAMPP  | DPGA amplifier non-inverting input voltage, negative pulse of up to 1us <sup>4</sup> | -7   | —   | —   | V    | —         | —           |
| VAMPM  | DPGA amplifier inverting input voltage                                               | -0.3 | —   | 6   | V    | —         | —           |
| VAMPM  | DPGA amplifier inverting input                                                       | -7   | —   | —   | V    | —         | —           |

Table continues on the next page...

Table 4. Absolute maximum ratings...*continued*

| Symbol          | Description                                                                                                 | Min  | Typ | Max  | Unit | Condition | Spec Number |
|-----------------|-------------------------------------------------------------------------------------------------------------|------|-----|------|------|-----------|-------------|
|                 | voltage, negative pulse of up to 1us <sup>4</sup>                                                           |      |     |      |      |           |             |
| VAMPOUT         | DPGA amplifier output voltage                                                                               | -0.3 | —   | 6    | V    | —         | —           |
| VVPRE           | VPRE internally generated pre-regulation stage                                                              | -0.3 | —   | 7.5  | V    | —         | —           |
| VGCTL           | Voltage regulator ballast connection                                                                        | -0.3 | —   | 42   | V    | —         | —           |
| VSUP - VGCTL    | VSUP to GCTL differential voltage <sup>5</sup>                                                              | -0.3 | —   | 5    | V    | —         | —           |
| VDD_AE10        | 3.3V/5V regulated voltage for MCU supply                                                                    | -0.3 | —   | 5.8  | V    | —         | —           |
| VDD, VDDA       | MCU I/O and analog supply voltages (S32M24x devices) <sup>6,7</sup>                                         | -0.3 | —   | 5.8  | V    | —         | —           |
| VREFH           | ADC high reference voltage (S32M24x devices) <sup>6</sup>                                                   | -0.3 | —   | 5.8  | V    | —         | —           |
| VGPIO_DC        | Continuous DC Voltage on any MCU I/O pin (S32M24x devices) <sup>8</sup>                                     | -0.8 | —   | 5.8  | V    | —         | —           |
| VGPIO_TRANSIENT | Transient overshoot voltage allowed on MCU I/O pin beyond the VGPIO_DC limit (S32M24x devices) <sup>9</sup> | —    | —   | 6.8  | V    | —         | —           |
| VDD_HV_A        | MCU I/O and analog supply voltage (S32M27x devices) <sup>10,11</sup>                                        | -0.3 | —   | 6    | V    | —         | —           |
| V25             | Flash memory supply (2.5 V), internally regulated (S32M27x devices)                                         | -0.3 | —   | 2.9  | V    | —         | —           |
| V11             | Core logic voltage supply (1.1 V), internally                                                               | -0.3 | —   | 1.26 | V    | —         | —           |

Table continues on the next page...

Table 4. Absolute maximum ratings...continued

| Symbol         | Description                                                                                               | Min  | Typ | Max | Unit | Condition | Spec Number |
|----------------|-----------------------------------------------------------------------------------------------------------|------|-----|-----|------|-----------|-------------|
|                | regulated (S32M27x devices)                                                                               |      |     |     |      |           |             |
| VREFH          | ADC high reference voltage (S32M27x devices) <sup>10</sup>                                                | -0.3 | —   | 6   | V    | —         | —           |
| VGPIO_trans    | Transient overshoot voltage allowed on MCU I/O pin (S32M27x devices) <sup>10,12</sup>                     | —    | —   | 6   | V    | —         | —           |
| IINJPAD_DC_ABS | Continuous DC input current (positive or negative) that can be injected into an MCU I/O pin <sup>13</sup> | -3   | —   | 3   | mA   | —         | —           |
| IINJSUM_DC_ABS | Sum of absolute value of injected currents on all MCU I/O pins (continuous DC limit) <sup>14</sup>        | —    | —   | 30  | mA   | —         | —           |
| VDDE           | DC voltage on VDDE pin                                                                                    | -0.3 | —   | 6   | V    | —         | —           |

1. Negative range is applicable only with external 10Kohm series resistor. Otherwise, the HV1 input pin voltage range is limited to  $-0.3V < VH1 < 42V$ .
2. Negative DC voltages on the High-Side Gate (HGx) pins and Low-Side Gate (LGx) pins are only possible when the corresponding High-Side or Low-Side source pins are at a similar negative voltage. The DC differential voltage on the pre-driver pins must be higher or equal to  $-0.3V$  and may not exceed 12V: High-side drivers:  $12V \geq (HGx - HSx) \geq -0.3V$ ; Low-side drivers:  $12V \geq (LGx - LSx) \geq -0.3V$ .
3. Negative limit is applicable only for pulsed operation.
4. Negative range is applicable only with external series resistor populated,  $R \geq 2.34K\Omega$ .
5. If the GCTL pin is not used, it must be left unconnected.
6. The supply should be kept in operating conditions and once out of operating conditions, the device should be either reset or powered off. Operation with supply between 5.5 V and 5.8 V not in reset condition is allowed for 60 seconds cumulative over lifetime, the part will operate with reduced functionality. Operation with supply between 5.5 V and 5.8 V but held in reset condition by external circuit is allowed for 10 hours cumulative over lifetime.
7. For S32M24x devices, VDD\_AE10, VDD and VDDA must be shorted to a common source on PCB.
8. While respecting the maximum current injection limit.
9. 60 seconds lifetime; device in reset (no outputs enabled/toggling)
10. 6.0 V maximum for 10 hours over lifetime; 7.0 V maximum for 60 seconds over lifetime.
11. For S32M27x devices, VDD\_AE10 and VDD\_HV\_A must be shorted to a common source on PCB.
12. Absolute max rating must be honored under all conditions, including current injection.
13. When input pad voltage levels are close to the supply (VDD or VDD\_HV\_A) or VSS, practically no current injection is possible.
14. All MCU digital I/O pins are internally clamped to VSS and VDD or VDDA (S32M24x devices), or VSS and VDD\_HV\_A (S32M27x devices).

**NOTE**

All VSS or ground pins and the exposed pad must be connected in a common and single reference in the PCB.

## 6.2 Voltage and current operating requirements

This section describes the operating conditions of the device. All voltages are referred to VSS unless otherwise specified.

Typical conditions assumes the MCU supply (for S32M24x devices: VDD and VDDA, for S32M27x devices: VDD\_VHV\_A) and the ADC reference high voltage (VREFH) at 5 V, temperature = 25 °C and typical silicon process unless otherwise stated.

### NOTE

Please refer to the temperature rating of the device with regards to the ambient temperature (TA) and the junction temperature (TJ).

### NOTE

Device functionality is guaranteed down to the LVR assert level, however electrical performance of 12-bit ADC, CMP with 8-bit DAC, IO electrical characteristics, and communication modules electrical characteristics will be degraded when voltage drops below the minimum supply voltage.

Table 5. Voltage and current operating requirements

| Symbol     | Description                                                                   | Min  | Typ        | Max        | Unit | Condition | Spec Number |
|------------|-------------------------------------------------------------------------------|------|------------|------------|------|-----------|-------------|
| VSUP       | Voltage regulator and LINPHY supply voltage <sup>1</sup>                      | 3.5  | 12         | 40         | V    | —         | —           |
| VDD_AE10   | Main MCU, I/O and analog supply voltage, internally generated                 | 3.13 | 3.3 or 5.0 | 5.5        | V    | —         | —           |
| VDD - VDDA | VDD-to-VDDA differential voltage (S32M24x devices) <sup>2</sup>               | -0.1 | —          | 0.1        | V    | —         | —           |
| VREFH      | ADC high reference voltage (S32M242, S32M241 devices) <sup>3</sup>            | 2.7  | 3.3 or 5.0 | VDDA + 0.1 | V    | —         | —           |
| VREFH      | ADC high reference voltage (S32M244, S32M243 devices) <sup>3</sup>            | 3.13 | 3.3 or 5.0 | VDDA + 0.1 | V    | —         | —           |
| VREFH      | ADC high reference voltage (S32M27x devices) <sup>3</sup>                     | 2.97 | 3.3 or 5.0 | 5.5        | V    | —         | —           |
| V25        | Flash memory and clock supply (2.5 V), internally regulated (S32M27x devices) | —    | 2.5        | —          | V    | —         | —           |
| V11        | Core logic supply (1.1 V), internally regulated (S32M27x devices)             | —    | 1.14       | —          | V    | —         | —           |
| VGPIO      | Input voltage range at any I/O or analog                                      | -0.3 | —          | VDD + 0.3  | V    | —         | —           |

Table continues on the next page...

Table 5. Voltage and current operating requirements...continued

| Symbol        | Description                                                                                                         | Min  | Typ | Max            | Unit | Condition         | Spec Number |
|---------------|---------------------------------------------------------------------------------------------------------------------|------|-----|----------------|------|-------------------|-------------|
|               | pin (S32M24x devices)                                                                                               |      |     |                |      |                   |             |
| VGPIO         | Input voltage range at any I/O or analog pin (S32M27x devices)                                                      | -0.3 | —   | VDD_HV_A + 0.3 | V    | —                 | —           |
| VODPU         | Open-drain pull-up voltage (S32M24x devices) <sup>4</sup>                                                           | —    | —   | VDD            | V    | —                 | —           |
| VODPU         | Open-drain pull-up voltage (S32M27x devices) <sup>4</sup>                                                           | —    | —   | VDD_HV_A       | V    | —                 | —           |
| IINJPAD_DC_OP | Continuous DC input current (positive/negative) that can be injected into an I/O pin (S32M24x devices) <sup>5</sup> | -3   | —   | 3              | mA   | —                 | —           |
| IINJSUM_DC_OP | Sum of absolute value of injected currents on all the I/O pins (continuous DC limit) (S32M24x devices) <sup>5</sup> | -30  | —   | 30             | mA   | —                 | —           |
| IINJPAD_DC_OP | Continuous DC input current (positive/negative) that can be injected into an I/O pin (S32M27x devices) <sup>5</sup> | -3   | —   | 3              | mA   | VDD_HV_A >= 3.6V  | —           |
| IINJPAD_DC_OP | Continuous DC input current (positive/negative) that can be injected into an I/O pin (S32M27x devices) <sup>5</sup> | -2   | —   | 3              | mA   | VDD_HV_A >= 2.97V | —           |
| IINJSUM_DC_OP | Sum of absolute value of injected currents on all the I/O pins (continuous DC limit) (S32M27x devices) <sup>5</sup> | -30  | —   | 30             | mA   | VDD_HV_A >= 3.6V  | —           |
| IINJSUM_DC_OP | Sum of absolute value of injected                                                                                   | -20  | —   | 30             | mA   | VDD_HV_A >= 2.97V | —           |

Table continues on the next page...

Table 5. Voltage and current operating requirements...continued

| Symbol     | Description                                                                       | Min | Typ | Max | Unit  | Condition | Spec Number |
|------------|-----------------------------------------------------------------------------------|-----|-----|-----|-------|-----------|-------------|
|            | currents on all the I/O pins (continuous DC limit) (S32M27x devices) <sup>5</sup> |     |     |     |       |           |             |
| Vramp_slow | Supply ramp rate (slow) <sup>6</sup>                                              | 0.5 | —   | —   | V/min | —         | —           |
| Vramp_fast | Supply ramp rate (fast) <sup>6</sup>                                              | —   | —   | 100 | V/ms  | —         | —           |

1. Normal operating range is 5.5V - 18V. Continuous operation at 40V is not allowed. Only Transient Conditions (Load Dump) single pulse  $t_{max} < 400\text{ms}$ . Operation down to 3.5V is guaranteed without reset, however some electrical parameters are specified only in the range above 4.5V. Operation up to 32.5V (with the GDU off) is limited to 1 hour over lifetime of the device. In this range the device continues to function but electrical parameters are degraded. When bit GDUCTR\_GHDLVL is set, the GDU can operate in the range  $20\text{V} < \text{VSUP} < 32.5\text{V}$ , also limited to 1 hour over lifetime of the device due to the over-voltage protection based on the HD pin voltage level.
2. VDD and VDDA must be shorted to a common source on PCB. The differential voltage between VDD and VDDA is for RF-AC only. Appropriate decoupling capacitors to be used to filter noise on the supplies. See application note AN5032 for reference supply design for SAR ADC.
3. VREFH should always be equal to or less than the supply rail + 0.1 V (VDDA + 0.1V and VDD + 0.1 V, or VDD\_HV\_A + 0.1V)
4. Open-drain outputs must be pulled respectively to their supply rail (VDD or VDD\_HV\_A).
5. When input pad voltage levels are close to the supply rails (VDD or VDD\_HV\_A) or VSS, practically no current injection is possible.
6. This is the device supply ramp rate, applicable to the main supply (VSUP).

### 6.3 Thermal operating characteristics

Table 6. Thermal operating characteristics

| Symbol | Description                                    | Min | Typ | Max | Unit | Condition | Spec Number |
|--------|------------------------------------------------|-----|-----|-----|------|-----------|-------------|
| Tamb_V | Ambient temperature, V-Grade parts             | -40 | —   | 105 | °C   | —         | —           |
| Tamb_M | Ambient temperature, M-Grade parts             | -40 | —   | 125 | °C   | —         | —           |
| Tamb_W | Ambient temperature, W-Grade parts             | -40 | —   | 150 | °C   | —         | —           |
| TJ     | Junction temperature, MCU, S32M242 and S32M241 | -40 | —   | 135 | °C   | —         | —           |
| TJ     | Junction temperature, MCU,                     | -40 | —   | 150 | °C   | —         | —           |

Table continues on the next page...

Table 6. Thermal operating characteristics...continued

| Symbol | Description                                    | Min | Typ | Max | Unit | Condition | Spec Number |
|--------|------------------------------------------------|-----|-----|-----|------|-----------|-------------|
|        | S32M276 and S32M274                            |     | —   |     | °C   | —         | —           |
| TJ     | Junction temperature, MCU, S32M244 and S32M243 | -40 | —   | 170 | °C   | —         | —           |
| TJ     | Junction temperature, AE subsystem             | -40 | —   | 175 | °C   | —         | —           |

## 6.4 ESD and Latch-up Protection Characteristics

Table 7. ESD and Latch-up Protection Characteristics

| Symbol  | Description                                                                                  | Min   | Typ | Max  | Unit | Condition | Spec Number |
|---------|----------------------------------------------------------------------------------------------|-------|-----|------|------|-----------|-------------|
| VHBM    | Electrostatic discharge voltage, human body model (HBM), LIN pin <sup>1,2,3</sup>            | -6000 | —   | 6000 | V    | —         | —           |
| VHBM    | Electrostatic discharge voltage, human body model (HBM), CANH and CANL pins <sup>2,3,4</sup> | -8000 | —   | 8000 | V    | —         | —           |
| VHBM    | Electrostatic discharge voltage, human body model (HBM), HVI0 pin <sup>1,2,3</sup>           | -4000 | —   | 4000 | V    | —         | —           |
| VHBM    | Electrostatic discharge voltage, human body model (HBM), All other pins <sup>2,3</sup>       | -2000 | —   | 2000 | V    | —         | —           |
| VCDM    | Electrostatic discharge voltage, charged-device model (CDM), all pins <sup>2,5</sup>         | -250  | —   | 250  | V    | —         | —           |
| VESDIEC | Direct contact discharge IEC61000-4-2 (R=330, C=150pF), LIN pin, with and                    | -6000 | —   | 6000 | V    | —         | —           |

Table continues on the next page...

Table 7. ESD and Latch-up Protection Characteristics...continued

| Symbol  | Description                                                                                                                           | Min   | Typ | Max  | Unit | Condition                               | Spec Number |
|---------|---------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|-----------------------------------------|-------------|
|         | with out 220pF capacitor <sup>2</sup>                                                                                                 |       | —   |      |      |                                         |             |
| VESDIEC | Direct contact discharge IEC61000-4-2 (R=330, C=150pF), HVI0 pin <sup>2,6</sup>                                                       | -6000 | —   | 6000 | V    | Through external 10Kohm series resistor | —           |
| VESDIEC | Direct contact discharge IEC61000-4-2 (R=330, C=150pF), CANH and CANL pins <sup>2</sup>                                               | -8000 | —   | 8000 | V    | —                                       | —           |
| ILAT    | Latch-up current, MCU GPIO pins <sup>7</sup>                                                                                          | -100  | —   | 100  | mA   | —                                       | —           |
| ILAT    | Latch-up current, AE pins: CP, CP1, BST, LIN, CANH, CANL, HS, HG, LG, LS, HVI, GCTL, AMPM, AMPP, AMPOUT, VDDE, RESET_B <sup>7,8</sup> | -100  | —   | 100  | mA   | —                                       | —           |

1. Pins stressed to reference group containing all ground pins, emulating the application circuit.
2. Device failure is defined as: "If after exposure to ESD pulses, the device does not meet specification requirements."
3. This parameter is tested in conformity with AEC-Q100-002.
4. Pins stressed to reference group containing all ground and supply pins, emulating the application circuit.
5. This parameter is tested in conformity with AEC-Q100-011D, classification C1.
6. To further improve ESD/EMI robustness in case the signal to the HVI pin comes from an off-board (global) source, a 10nF GUN/ESD/ISO pulse filter capacitor can be added to the off-board HVI signal (before the 10 KΩ series resistor), placed at the off-board pin location.
7. This parameter is tested in conformity with AEC-Q100-004.
8. Positive current injection is not possible for the following pins: BST, LSx, HSx.

All ESD testing conforms with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

## 7 IDD current consumption and modes

See next page for IDD current consumption and modes.

Table 8. IDD current consumption

| Modes                                  | Chip             | Unit | @ 25 °C |      |      | @ 85 °C |      |       | @ 105 °C |      |       | @ 125 °C |       |       | @ 150 °C |      |      |
|----------------------------------------|------------------|------|---------|------|------|---------|------|-------|----------|------|-------|----------|-------|-------|----------|------|------|
|                                        |                  |      | Min     | Typ  | Max  | Min     | Typ  | Max   | Min      | Typ  | Max   | Min      | Typ   | Max   | Min      | Typ  | Max  |
| RUN Mode, core at 48 MHz               | S32M242, S32M241 | mA   | -       | 41.1 | 48.7 | -       | 41.6 | 49.3  | -        | 42.7 | 51.3  | -        | 43.8  | 53.9  | N/A      |      |      |
| RUN Mode, core at 48 MHz               | S32M244, S32M243 | mA   | -       | 44.6 | 50.3 | -       | 45.1 | 50.8  | -        | 45.6 | 51.8  | -        | 47.2  | 55.6  | -        | 52.0 | 66.6 |
| RUN Mode, core at 48 MHz               | S32M276, S32M274 | mA   | -       | 50.7 | 56.9 | -       | 52.0 | 74.2  | -        | 58.8 | 88.7  | -        | 68.5  | 115.4 | N/A      |      |      |
| RUN Mode, core at 80 MHz               | S32M242, S32M241 | mA   | -       | 50.7 | 58.1 | -       | 51.3 | 59.1  | -        | 52.2 | 59.8  | -        | 53.6  | 62.8  | N/A      |      |      |
| RUN Mode, core at 80 MHz               | S32M244, S32M243 | mA   | -       | 51.4 | 60.1 | -       | 51.8 | 61.2  | -        | 52.3 | 62.7  | -        | 59.3  | 66.3  | -        | 58.7 | 76.1 |
| RUN Mode, core at 80 MHz <sup>1</sup>  | S32M276, S32M274 | mA   | -       | 73.8 | 83.4 | -       | 78.2 | 102.2 | -        | 84.8 | 118.1 | -        | 94.3  | 145.4 | N/A      |      |      |
| RUN Mode, core at 120 MHz <sup>1</sup> | S32M276, S32M274 | mA   | -       | 82.5 | 91.9 | -       | 87.8 | 111.8 | -        | 94.2 | 127.1 | -        | 103.6 | 153.8 | N/A      |      |      |
| SLEEP Mode                             | S32M242, S32M241 | µA   | -       | 108  | 229  | -       | 166  | 564   | -        | 250  | 1008  | -        | 404   | 1981  | N/A      |      |      |
| SLEEP Mode                             | S32M244, S32M243 | µA   | -       | 108  | 279  | -       | 169  | 885   | -        | 251  | 1113  | -        | 405   | 2215  | -        | 873  | 4266 |
| DEEP_SLEEP Mode (VSUP=12V)             | S32M242, S32M241 | µA   | -       | 46   | 66   | -       | 53   | 74    | -        | 58   | 85    | -        | 65    | 117   | N/A      |      |      |
| DEEP_SLEEP Mode (VSUP=12V)             | S32M244, S32M243 | µA   | -       | 46   | 66   | -       | 53   | 74    | -        | 58   | 85    | -        | 65    | 117   | -        | 83   | 194  |
| DEEP_SLEEP Mode (VSUP=12V)             | S32M276, S32M274 | µA   | -       | 46   | 66   | -       | 53   | 74    | -        | 58   | 86    | -        | 66    | 124   | N/A      |      |      |

1. VPRE using external ballast transistor

Table 9. IDD modes

|                                      | RUN Mode, core at 48 MHz                    | RUN Mode, core at 80 MHz                    | RUN Mode, core at 120 MHz                   | SLEEP Mode     | DEEP_SLEEP Mode     |
|--------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|----------------|---------------------|
| MCU supply                           | ON                                          | ON                                          | ON                                          | ON             | OFF                 |
| PLL                                  | OFF                                         | ON                                          | ON                                          | OFF            | n/a (MCU unpowered) |
| SPI                                  | 1x LPSPI at 10Mbps, transmitting every 5 ms | 1x LPSPI at 10Mbps, transmitting every 5 ms | 1x LPSPI at 10Mbps, transmitting every 5 ms | OFF            | n/a (MCU unpowered) |
| UART <sup>1</sup>                    | 1x LPUART at 19200bps, every 100ms          | 1x LPUART at 19200bps, every 100ms          | 1x LPUART at 19200bps, every 100ms          | OFF            | n/a (MCU unpowered) |
| CAN-FD <sup>2</sup>                  | 1x FlexCAN in loopback mode at 500 Kbit/s   | 1x FlexCAN in loopback mode at 500 Kbit/s   | 1x FlexCAN in loopback mode at 500 Kbit/s   | OFF            | n/a (MCU unpowered) |
| ADC                                  | Converting single channel every 3 ms        | Converting single channel every 3 ms        | Converting single channel every 3 ms        | OFF            | n/a (MCU unpowered) |
| PWM (FTM/eMIOS)                      | 6x channels at 20 KHz                       | 6x channels at 20 KHz                       | 6x channels at 20 KHz                       | OFF            | n/a (MCU unpowered) |
| Periodic Interrupt Timer (LPIT, PIT) | ON, 1ms interrupt timer                     | ON, 1ms interrupt timer                     | ON, 1ms interrupt timer                     | OFF            | n/a (MCU unpowered) |
| LINPHY <sup>1</sup>                  | Connected to LPUART and transmitting        | Connected to LPUART and transmitting        | Connected to LPUART and transmitting        | wakeup enabled | wakeup enabled      |
| CANPHY <sup>2</sup>                  | Connected to FlexCAN and transmitting       | Connected to FlexCAN and transmitting       | Connected to FlexCAN and transmitting       | wakeup enabled | wakeup enabled      |
| HVM                                  | Enabled                                     | Enabled                                     | Enabled                                     | wakeup enabled | wakeup enabled      |

1. LINPHY devices
2. CANPHY devices

## 8 Application extension electrical specifications

### 8.1 Power management

#### 8.1.1 PMC Electrical Specifications

Table 10. PMC Electrical Specifications

| Symbol   | Description                            | Min | Typ | Max | Unit | Condition                                                                  | Spec Number |
|----------|----------------------------------------|-----|-----|-----|------|----------------------------------------------------------------------------|-------------|
| VVPRE    | VPRE output voltage                    | —   | 6.4 | —   | V    | Internal regulation mode or external ballast mode (Internal regulator off) | —           |
| VPRE_TON | VPRE turn on time, no external ballast | —   | —   | 500 | us   | CVPRE = 2.2uF                                                              | —           |

Table continues on the next page...

Table 10. PMC Electrical Specifications...continued

| Symbol       | Description                                                    | Min   | Typ        | Max   | Unit | Condition                                                                                  | Spec Number |
|--------------|----------------------------------------------------------------|-------|------------|-------|------|--------------------------------------------------------------------------------------------|-------------|
| CVPRE        | VPRE external load capacitor, nominal capacitance <sup>1</sup> | —     | 2.2 or 4.7 | —     | uF   | —                                                                                          | —           |
| VVLS         | VLS output voltage                                             | 9.45  | 10         | 10.55 | V    | typ VSUP = 12.8V                                                                           | —           |
| IVLS_LD      | VLS load current                                               | —     | 20         | 40    | mA   | —                                                                                          | —           |
| IVLS_lim     | VLS current limitation                                         | 40    | 75         | 120   | mA   | —                                                                                          | —           |
| VLS_TON      | VLS turn on time                                               | —     | 600        | 700   | us   | —                                                                                          | —           |
| CVLS         | VLS external load capacitor, nominal capacitance <sup>1</sup>  | —     | 2.2 or 4.7 | —     | uF   | —                                                                                          | —           |
| V_VDD_5Vmode | VDD output voltage, in 5V mode                                 | 4.89  | 5          | 5.17  | V    | sel5V_3V3b=1, Post trim variation (at 25C), at constant load current condition (100 mA)    | —           |
| V_VDD_3Vmode | VDD output voltage, in 3.3V mode                               | 3.234 | 3.3        | 3.366 | V    | sel5V_3V3b=0, Post trim variation (at 25C), at constant load current condition (100 mA)    | —           |
| IVDD_LD_FP   | VDD load current, Full Power Mode                              | —     | —          | 140   | mA   | External ballast VPRE supply scheme. VPRE internal ballast can only deliver upto 70 mA max | —           |
| IVDD_LD_LP   | VDD load current, Low Power Mode                               | —     | —          | 5     | mA   | max load current in Low Power mode                                                         | —           |
| IVDD_ILIM    | VDD current limitation                                         | 180   | 300        | 400   | mA   | —                                                                                          | —           |
| VDD_TON      | VDD turn on time                                               | 60    | —          | 300   | us   | —                                                                                          | —           |
| CVDD         | VDD external load capacitor, nominal capacitance <sup>1</sup>  | —     | 2.2 or 4.7 | —     | uF   | —                                                                                          | —           |
| VDD_REG_DYN  | VDD Global regulation (peak ripple voltage)                    | -200  | —          | 200   | mV   | Once trimmed, under dynamic load current profile                                           | —           |
| VDDC         | VDDC output voltage                                            | 4.91  | 5.1        | 5.3   | V    | VPRE>=6V load, Post trim variation (at 25C), at constant load current condition (50 mA)    | —           |
| IVDDC_LD     | VDDC load current                                              | —     | —          | 70    | mA   | —                                                                                          | —           |

Table continues on the next page...

Table 10. PMC Electrical Specifications...continued

| Symbol        | Description                                       | Min | Typ        | Max | Unit | Condition                     | Spec Number |
|---------------|---------------------------------------------------|-----|------------|-----|------|-------------------------------|-------------|
| IVDDC_lim     | VDDC current limitation                           | 90  | —          | —   | mA   | —                             | —           |
| VDDC_TON      | VDDC turn on time                                 | 60  | —          | 300 | us   | —                             | —           |
| CVDDC         | VDDC external load Capacitor                      | —   | 2.2 or 4.7 | —   | uF   | Maximum deviation allowed=20% | —           |
| VREF_FRO_FREQ | Free-running oscillator output frequency, trimmed | 110 | 150        | 190 | KHz  | —                             | —           |

1. All capacitors must be low ESR ceramic capacitors (for example, X7R) with 20% maximum deviation allowed.

### 8.1.2 Voltage Monitors in Application Extension PMC

Table 11. Voltage Monitors in Application Extension PMC

| Symbol  | Description                              | Min  | Typ | Max  | Unit | Condition              | Spec Number |
|---------|------------------------------------------|------|-----|------|------|------------------------|-------------|
| VDD_OV1 | VDD MCU Overvoltage threshold, case1     | —    | —   | 5.55 | V    | 5V regulation scheme   | —           |
| VDD_OV2 | VDD MCU Overvoltage threshold, case2     | —    | 3.5 | 3.7  | —    | 3.3V regulation scheme | —           |
| VDDC_UV | VDDC (CAN-FD PHY) Undervoltage threshold | 4.52 | 4.7 | 4.9  | V    | —                      | —           |
| VLS_UV1 | VLS Undervoltage threshold (alternative) | 4.8  | 5.5 | 6.2  | V    | —                      | —           |
| VLS_UV2 | VLS Undervoltage threshold (default)     | 5.75 | 6.5 | 7.25 | V    | —                      | —           |

## 8.2 I/O Parameters

### 8.2.1 Application Extension IO DC electrical specifications

The following table includes the specifications for the I/O pads of the Application Extension.

Table 12. Application Extension IO DC electrical specifications

| Symbol | Description           | Min                    | Typ | Max                | Unit | Condition | Spec Number |
|--------|-----------------------|------------------------|-----|--------------------|------|-----------|-------------|
| IO_VIH | IO Input high voltage | 0.65 *<br>VDD_AE<br>10 | —   | VDD_AE<br>10 + 0.3 | V    | —         | —           |

Table continues on the next page...

Table 12. Application Extension IO DC electrical specifications...*continued*

| Symbol                      | Description                                                 | Min       | Typ | Max                    | Unit | Condition                                         | Spec Number |
|-----------------------------|-------------------------------------------------------------|-----------|-----|------------------------|------|---------------------------------------------------|-------------|
| IO_VIL                      | IO Input low voltage                                        | VSS - 0.3 | —   | 0.35 *<br>VDD_AE<br>10 | V    | —                                                 | —           |
| IO_VHYS_IN                  | IO Input voltage hysteresis                                 | —         | 400 | —                      | mV   | —                                                 | —           |
| IO_RESET_ILKG               | RESET pad leakage current <sup>1</sup>                      | -2        | —   | 2                      | uA   | External pull up resistor of 1kohm                | —           |
| IO_RESET_FILTERED_PULSE     | RESET input filtered pulse width                            | —         | —   | 10                     | ns   | —                                                 | —           |
| IO_RESET_NOT_FILTERED_PULSE | RESET input not filtered pulse width                        | 200       | —   | —                      | ns   | —                                                 | —           |
| IO_VDDE_ILKG                | VDDE input leakage current <sup>1</sup>                     | -10       | —   | 10                     | uA   | —                                                 | —           |
| IO_VDDE_IOCDD               | Over-current detect threshold, VDDE                         | —         | —   | 175                    | mA   | —                                                 | —           |
| IO_VDDE_IOH_50              | Maximum allowed continuous current on VDDE @ supply = 5 V   | —         | —   | 30                     | mA   | IO_VDDE_VOH = VDD_AE10 - 0.1 V, VDD_AE10 = 5 V    | —           |
| IO_VDDE_IOH_33              | Maximum allowed continuous current on VDDE @ supply = 3.3 V | —         | —   | 20                     | mA   | IO_VDDE_VOH = VDD_AE10 - 0.08 V, VDD_AE10 = 3.3 V | —           |
| IO_VDDE_IOL_50              | VDDE output low current @ supply = 5 V                      | 5.5       | —   | —                      | mA   | IO_VDDE_VOL = 0.8 V, VDD_AE10 = 5.0 V             | —           |
| IO_VDDE_IOL_33              | VDDE output low current @ supply = 3.3 V                    | 3.5       | —   | —                      | mA   | IO_VDDE_VOL = 0.8 V, VDD_AE10 = 3.3 V             | —           |
| IO_AMPOUT_ILKG              | AMPOUT input leakage current <sup>1</sup>                   | -2        | —   | 2                      | uA   | —                                                 | —           |
| IO_AMPOUT_IOH_50            | AMPOUT output high current @ supply = 5 V                   | 5.5       | —   | —                      | mA   | IO_VOH = VDD_AE10 - 0.8 V, VDD_AE10 = 5.0 V       | —           |
| IO_AMPOUT_IOH_33            | AMPOUT output high current @ supply = 3.3 V                 | 4         | —   | —                      | mA   | IO_VOH = VDD_AE10 - 0.8 V, VDD_AE10 = 3.3 V       | —           |
| IO_AMPOUT_IOL_50            | AMPOUT output low current @ supply = 5 V                    | 6         | —   | —                      | mA   | IO_VOL = 0.8 V, VDD_AE10 = 5.0 V                  | —           |

Table continues on the next page...

Table 12. Application Extension IO DC electrical specifications...*continued*

| Symbol           | Description                                | Min | Typ | Max | Unit | Condition                        | Spec Number |
|------------------|--------------------------------------------|-----|-----|-----|------|----------------------------------|-------------|
| IO_AMPOUT_IOL_33 | AMPOUT output low current @ supply = 3.3 V | 4.5 | —   | —   | mA   | IO_VOL = 0.8 V, VDD_AE10 = 3.3 V | —           |

1. A positive value is leakage flowing into pin with pin at the GPIO supply level; a negative value is leakage flowing out the pin with the pin at ground.

### 8.2.2 High Voltage Input

The table below gives the specification for the High Voltage Input (HVI) and the Voltage Monitor (VM).

Table 13. High Voltage Input

| Symbol      | Description                                                                                                  | Min | Typ | Max  | Unit | Condition                     | Spec Number |
|-------------|--------------------------------------------------------------------------------------------------------------|-----|-----|------|------|-------------------------------|-------------|
| HVM_ANAIV50 | Analog supply current consumed by enabled analog input function <sup>1</sup>                                 | —   | 480 | —    | uA   | incl. Voltage divider current | —           |
| HVM_HLWIV50 | Analog supply current consumed by enabled High/Low Voltage Warning function <sup>1</sup>                     | —   | 360 | —    | uA   | incl. Voltage divider current | —           |
| HVM_DIGIV50 | Additional analog supply current consumed by enabled digital input function if not near switching threshold. | —   | —   | 1    | uA   | —                             | —           |
| HVI_R       | HVI Pin Series Resistor (external) <sup>2</sup>                                                              | 9.5 | —   | 10.5 | kOhm | —                             | —           |
| HVM_RATIO16 | Input Voltage Divider Ratio16 <sup>2,3</sup>                                                                 | —   | 16  | —    | —    | —                             | —           |
| HVM_RATIO11 | Input Voltage Divider Ratio11 <sup>2,3</sup>                                                                 | —   | 11  | —    | —    | —                             | —           |
| HVM_RATIO6  | Input Voltage Divider Ratio6 <sup>2,3</sup>                                                                  | —   | 6   | —    | —    | —                             | —           |
| HVM_RATIO2  | Input Voltage Divider Ratio2 <sup>2,3</sup>                                                                  | —   | 2   | —    | —    | —                             | —           |
| HVM_RATIO1  | Input Voltage Divider Ratio1 <sup>2,3</sup>                                                                  | —   | 1   | —    | —    | —                             | —           |
| HVM_AIM     | HVM Voltage Divider Matching <sup>4</sup>                                                                    | -5  | —   | +5   | %    | Ratio 2, 6, 11, 16            | —           |

Table continues on the next page...

Table 13. High Voltage Input...continued

| Symbol      | Description                                                                                                                 | Min | Typ | Max | Unit | Condition | Spec Number |
|-------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------|-------------|
| HVM_AIM     | HVM Voltage Divider Matching <sup>4</sup>                                                                                   | -8  | —   | +8  | %    | Ratio 1   | —           |
| HVM_IMP1    | HVM_RATIO1 Input Impedance <sup>5</sup>                                                                                     | —   | 450 | —   | kOhm | —         | —           |
| HVM_PDIMP2  | HVM Pull Down to Ground Impedance of Ratio2 Recommended ratio for external pull up open load detection. <sup>5</sup>        | —   | 900 | —   | kOhm | —         | —           |
| HVM_PDIMP6  | HVM Pull Down to Ground Impedance of Ratio6 <sup>5</sup>                                                                    | —   | 540 | —   | kOhm | —         | —           |
| HVM_PDIMP11 | HVM Pull Down to Ground Impedance of Ratio11 <sup>5</sup>                                                                   | —   | 495 | —   | kOhm | —         | —           |
| HVM_PDIMP16 | HVM Pull Down to Ground Impedance of Ratio16 <sup>5</sup>                                                                   | —   | 480 | —   | kOhm | —         | —           |
| HVM_PUIMP2  | HVM Pull Up to VDDINT Supply Impedance of Ratio2 Recommended ratio for external pull down open load detection. <sup>5</sup> | —   | 905 | —   | kOhm | —         | —           |
| HVM_PUIMP6  | HVM Pull Up to VDDINT Supply Impedance of Ratio6 <sup>5</sup>                                                               | —   | 638 | —   | kOhm | —         | —           |
| HVM_PUIMP11 | HVM Pull Up to VDDINT Supply Impedance of Ratio11 <sup>5</sup>                                                              | —   | 597 | —   | kOhm | —         | —           |
| HVM_PUIMP16 | HVM Pull Up to VDDINT Supply Impedance of Ratio16 <sup>5</sup>                                                              | —   | 583 | —   | kOhm | —         | —           |
| HVM_PDA     | HVM Post Divider Accuracy <sup>6</sup>                                                                                      | -30 | —   | 30  | mV   | —         | —           |
| HVM_VTH     | HVM Digital Input Threshold                                                                                                 | 1   | —   | 3.3 | V    | —         | —           |

Table continues on the next page...

Table 13. High Voltage Input...continued

| Symbol     | Description                                                                                        | Min  | Typ | Max | Unit | Condition                    | Spec Number |
|------------|----------------------------------------------------------------------------------------------------|------|-----|-----|------|------------------------------|-------------|
|            | HVM_VTH when down divided to: V(HVM_R)/HVM_RATIOx The threshold is dependent of the VDDINT supply. |      |     |     |      |                              |             |
| HVM_VTHT50 | HVM Digital Input Typical Condition Threshold HVM_VTHT50 when down divided to: V(HVM_R)/HVM_RATIOx | —    | 2.3 | —   | V    | —                            | —           |
| VM_LBI1A   | Low Voltage Warning (LBI 1), Assert (Pin falling edge)                                             | 4.75 | 5.5 | 6   | V    | Ratio = 11 (fixed by design) | —           |
| VM_LBI1D   | Low Voltage Warning (LBI 1), Deassert (Pin rising edge)                                            | —    | —   | 6.7 | V    | Ratio = 11 (fixed by design) | —           |
| VM_LBI1H   | Low Voltage Warning (LBI 1), Hysteresis                                                            | —    | 0.8 | —   | V    | Ratio = 11 (fixed by design) | —           |
| VM_LBI2A   | Low Voltage Warning (LBI 2), Assert (Pin falling edge)                                             | 5.5  | 6.6 | 7.5 | V    | Ratio = 11 (fixed by design) | —           |
| VM_LBI2D   | Low Voltage Warning (LBI 2), Deassert (Pin rising edge)                                            | —    | —   | 8   | V    | Ratio = 11 (fixed by design) | —           |
| VM_LBI2H   | Low Voltage Warning (LBI 2), Hysteresis                                                            | —    | 0.8 | —   | V    | Ratio = 11 (fixed by design) | —           |
| VM_LBI3A   | Low Voltage Warning (LBI 3), Assert (Pin falling edge)                                             | 7    | 7.7 | 8.5 | V    | Ratio = 11 (fixed by design) | —           |
| VM_LBI3D   | Low Voltage Warning (LBI 3), Deassert (Pin rising edge)                                            | —    | —   | 9   | V    | Ratio = 11 (fixed by design) | —           |

Table continues on the next page...

Table 13. High Voltage Input...continued

| Symbol         | Description                                               | Min  | Typ  | Max  | Unit | Condition                    | Spec Number |
|----------------|-----------------------------------------------------------|------|------|------|------|------------------------------|-------------|
| VM_LBI3H       | Low Voltage Warning (LBI 3), Hysteresis                   | —    | 0.8  | —    | V    | Ratio = 11 (fixed by design) | —           |
| VM_LBI4A       | Low Voltage Warning (LBI 4), Assert (Pin falling edge)    | 8    | 8.8  | 10   | V    | Ratio = 11 (fixed by design) | —           |
| VM_LBI4D       | Low Voltage Warning (LBI 4), Deassert (Pin rising edge)   | —    | —    | 10.5 | V    | Ratio = 11 (fixed by design) | —           |
| VM_LBI4H       | Low Voltage Warning (LBI 4), Hysteresis                   | —    | 0.8  | —    | V    | Ratio = 11 (fixed by design) | —           |
| VM_HBI1A       | High Voltage Warning (HBI 1), Assert (Pin rising edge)    | 15.5 | 17   | 18.5 | V    | Ratio = 11 (fixed by design) | —           |
| VM_HBI1D       | High Voltage Warning (HBI 1), Deassert (Pin falling edge) | 14.5 | —    | —    | V    | Ratio = 11 (fixed by design) | —           |
| VM_HBI1H       | High Voltage Warning (HBI 1), Hysteresis                  | —    | 1.35 | —    | V    | Ratio = 11 (fixed by design) | —           |
| VM_HBI2A       | High Voltage Warning (HBI 2), Assert (Pin rising edge)    | 23.5 | 25.5 | 27   | V    | Ratio = 11 (fixed by design) | —           |
| VM_HBI2D       | High Voltage Warning (HBI 2), Deassert (Pin falling edge) | 22.5 | —    | —    | V    | Ratio = 11 (fixed by design) | —           |
| VM_HBI2H       | High Voltage Warning (HBI 2), Hysteresis                  | —    | 1.35 | —    | V    | Ratio = 11 (fixed by design) | —           |
| HVM_EN_UNC     | Enable Stabilization Time <sup>7</sup>                    | —    | —    | 10   | us   | —                            | —           |
| VM_VWPW_FILTER | Voltage Warning Pulse Width Filtered                      | —    | —    | 0.2  | us   | Ratio = 11 (fixed by design) | —           |
| VM_VWPW_PASS   | Voltage Warning Pulse Width Passing                       | 2.5  | —    | —    | us   | Ratio = 11 (fixed by design) | —           |

Table continues on the next page...

Table 13. High Voltage Input...continued

| Symbol          | Description                            | Min | Typ | Max | Unit | Condition | Spec Number |
|-----------------|----------------------------------------|-----|-----|-----|------|-----------|-------------|
| HVM_DIPW_FILTER | HVM Digital Input Pulse Width Filtered | —   | —   | 3   | us   | —         | —           |
| HVM_DIPW_PASS   | HVM Digital Input Pulse Width Passing  | 20  | —   | —   | us   | —         | —           |

1. Analog supply currents consumed by pull up or pull down function can be calculated out of selected impedance values.
2. A resistor with value of HVI\_R is required to be placed externally at HVI pin. If the signal connected to HVI\_R resistor is intended to be robust versus GUN stress, the resistor type need to be capable of it. For example, the physical sizing of resistor type "0805" is large enough to avoid arching during GUN.
3.  $HVM\_RATIO = V(HVI\_R) / V(SENSE\_INT)$ .  $V(HVI\_R)$  is the voltage at the resistor HVI\_R.  $V(SENSE\_INT)$  is the down divided internal voltage.
4.  $HVM\_AIM = (V(HVM\_R)/HVM\_RATIO - V(VSENSE\_INT))/(V(HVM\_R)/HVM\_RATIO)$ .  $0.7V < V(VSENSE\_INT) < 2.3V$ .
5. Value includes resistor HVI\_R.
6.  $HVM\_PDA = V(SENSE\_INT) - V(ADC)$ .  $0.7V < V(VSENSE\_INT) < 2.3V$ . Use for the ADC sampling time the longest available and chose the highest ADC resolution.
7. Any enable/disable of a function has the effect, for this function and also other functions, to wait for the signal to stabilize. Same applies also in case of switching the input sources.

### 8.3 42 MHz RC Oscillator electrical specifications

Table 14. 42 MHz RC Oscillator electrical specifications

| Symbol | Description          | Min   | Typ   | Max   | Unit | Condition                 | Spec Number |
|--------|----------------------|-------|-------|-------|------|---------------------------|-------------|
| fosc   | Oscillator frequency | 39.28 | 42.24 | 45.19 | MHz  | functional mode, over PVT | —           |

### 8.4 CANPHY Electrical Specifications

Table 15. CANPHY Electrical Specifications

| Symbol             | Description                                                   | Min  | Typ | Max  | Unit | Condition                       | Spec Number |
|--------------------|---------------------------------------------------------------|------|-----|------|------|---------------------------------|-------------|
| V(CANH-CANL)       | Voltage between pin CANH and pin CANL                         | -40  | —   | 40   | V    | —                               | —           |
| I(VSUP)_CANPHY_dom | VSUP current adder for CANPHY in normal mode, dominant state  | —    | —   | 62   | mA   | —                               | —           |
| I(VSUP)_CANPHY_rec | VSUP current adder for CANPHY in normal mode, recessive state | —    | —   | 6    | mA   | —                               | —           |
| VO(dom)_CANH       | Dominant output voltage, pin CANH                             | 2.75 | 3.5 | 4.5  | V    | $RL = 50 \Omega$ to $65 \Omega$ | —           |
| VO(dom)_CANL       | Dominant output voltage, pin CANL                             | 0.5  | 1.5 | 2.25 | V    | $RL = 50 \Omega$ to $65 \Omega$ | —           |

Table continues on the next page...

Table 15. CANPHY Electrical Specifications...*continued*

| Symbol       | Description                                                         | Min        | Typ  | Max        | Unit | Condition                                                       | Spec Number |
|--------------|---------------------------------------------------------------------|------------|------|------------|------|-----------------------------------------------------------------|-------------|
| VO(rec)      | Recessive output voltage, pins CANH & CANL, normal mode             | 2          | 2.5  | 3          | V    | VTXD = VDD; no load                                             | —           |
| VO(rec)      | Recessive output voltage, pins CANH & CANL, listen-only mode        | 2          | 2.5  | 3          | V    | VTXD = VDD; no load                                             | —           |
| VO(rec)      | Recessive output voltage, pins CANH & CANL, standby mode            | -0.1       | —    | 0.1        | V    | no load                                                         | —           |
| VTXsym       | Transmitter voltage symmetry (VTXsym = VCANH + VCANL)               | 0.9 * VDDC | VDDC | 1.1 * VDDC | V    | CSPLIT = 4.7nF; fTXD = 250 KHz, 1 MHz or 2.5 MHz                | —           |
| VO(diff)_dom | Differential output voltage, dominant                               | 1.5        | —    | 3          | V    | RL = 45 Ω to 70 Ω; VTXD = 0 V; t< tto(dom)TXD; VDDC >= 4.75 V   | —           |
| VO(diff)_dom | Differential output voltage, dominant                               | 1.5        | —    | 5          | V    | RL = 2240 Ω; VTXD = 0 V; t< tto(dom)TXD; VDDC >= 4.75 V         | —           |
| VO(diff)_rec | Differential output voltage, recessive                              | -500       | —    | 50         | mV   | Normal mode; VTXD = VDD; no load                                | —           |
| VO(diff)_rec | Differential output voltage, recessive                              | -200       | —    | 200        | mV   | Standby mode; no load                                           | —           |
| IO(sc)       | Short-circuit output current (absolute value)                       | —          | —    | 115        | mA   | -3 V <= VCANH <= +27 V; -15 V <= VCANL <= +10 V                 | —           |
| Io(sc)rec    | Recessive short-circuit output current                              | -3         | —    | 3          | mA   | CAN Normal/Listen-only modes; -27 V <= (VCANL = VCANH) <= +32 V | —           |
| Vth(RX)dif   | Differential receiver threshold voltage, Normal or Listen only mode | 0.5        | 0.7  | 0.9        | V    | -12 V <= VCANH <= +12 V; -12 V <= VCANL <= +12 V                | —           |
| Vth(RX)dif   | Differential wake-up receiver threshold voltage                     | 0.4        | 0.7  | 1.15       | V    | -12 V <= VCANH <= +12 V; -12 V <= VCANL <= +12 V                | —           |

Table continues on the next page...

Table 15. CANPHY Electrical Specifications...*continued*

| Symbol                   | Description                                                          | Min | Typ | Max | Unit | Condition                                                                         | Spec Number |
|--------------------------|----------------------------------------------------------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------|-------------|
| V <sub>hys</sub> (RX)dif | Differential receiver hysteresis voltage, Normal or Listen only mode | 50  | 200 | 400 | mV   | -12 V <= V <sub>CANH</sub> <= +12 V; -12 V <= V <sub>CANL</sub> <= +12 V          | —           |
| R <sub>i</sub>           | Input resistance                                                     | —   | 40  | 50  | kOhm | -2 V <= V <sub>CANH</sub> <= +7 V; -2 V <= V <sub>CANL</sub> <= +7 V              | —           |
| R <sub>i</sub> (dif)     | Input resistance deviation                                           | -3  | 0   | 3   | %    | 0 V <= V <sub>CANH</sub> <= +5 V; 0 V <= V <sub>CANL</sub> <= +5 V                | —           |
| td(TXDL-RXDL)            | Delay time from TXD LOW to RXD LOW <sup>1</sup>                      | —   | —   | 210 | ns   | RL = 45 Ω-70 Ω; CL = 100 pF; f <sub>TXD</sub> < 2,5 MHz; CR <sub>XD</sub> = 15 pF | —           |
| td(TXDH-RXDH)            | Delay time from TXD HIGH to RXD HIGH <sup>1</sup>                    | —   | —   | 210 | ns   | RL = 45 Ω-70 Ω; CL = 100 pF; f <sub>TXD</sub> < 2,5 MHz; CR <sub>XD</sub> = 15 pF | —           |
| tbit(bus)                | Transmitted recessive bit width <sup>1</sup>                         | 435 | —   | 530 | ns   | tbit(TXD)=500 ns; RL=60 Ω; CL=100 pF; CR <sub>XD</sub> =15 pF                     | —           |
| tbit(bus)                | Transmitted recessive bit width <sup>1</sup>                         | 155 | —   | 210 | ns   | tbit(TXD)=200 ns; RL=60 Ω; CL=100 pF; CR <sub>XD</sub> =15 pF                     | —           |
| Δtrec                    | Receiver timer symmetry <sup>1</sup>                                 | -65 | —   | +40 | ns   | tbit(TXD)=500 ns; RL=60 Ω; CL=100 pF; CR <sub>XD</sub> =15 pF                     | —           |
| Δtrec                    | Receiver timer symmetry <sup>1</sup>                                 | -45 | —   | +15 | ns   | tbit(TXD)=200 ns; RL=60 Ω; CL=100 pF; CR <sub>XD</sub> =15 pF                     | —           |
| td(TXD-busdom)           | Delay time from TXD to bus dominant                                  | —   | —   | 90  | ns   | —                                                                                 | —           |
| td(TXD-busrec)           | Delay time from TXD to bus recessive                                 | —   | —   | 90  | ns   | —                                                                                 | —           |
| td(busdom-RXD)           | Delay time from bus dominant to RXD                                  | —   | —   | 110 | ns   | —                                                                                 | —           |
| td(busrec-RXD)           | Delay time from bus recessive to RXD                                 | —   | —   | 110 | ns   | —                                                                                 | —           |
| tCPTXDDT                 | TXD dominant timeout                                                 | 0.8 | 2   | 9   | ms   | NORMAL                                                                            | —           |

1. CR<sub>XD</sub> is applied onto the AMPOUT pin with CAN-PHY configuring in certification mode (AE IO\_FUNCMUX\_CFG[AMPOUT\_SEL]=001b, and VDD\_AE10 is in 5V mode (PMC\_AE CONFIG[VDD\_SEL5V]=1).

## 8.5 LINPHY Electrical Specifications

Table 16. LINPHY Electrical Specifications

| Symbol                     | Description                                                        | Min                       | Typ                       | Max                       | Unit | Condition                                                                                                              | Spec Number |
|----------------------------|--------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|------|------------------------------------------------------------------------------------------------------------------------|-------------|
| $\Delta V_{SUP\_LIN\_rec}$ | Additional VSUP_LIN current from LIN transceiver, recessive state  | —                         | —                         | 1.35                      | mA   | LIN active mode; recessive state                                                                                       | —           |
| $\Delta V_{SUP\_LIN\_dom}$ | Additional VSUP_LIN current from LIN transceiver, dominant state   | —                         | —                         | 2.7                       | mA   | LIN active mode; dominant state                                                                                        | —           |
| IBUS_LIM                   | Current limitation for the LIN driver in dominant state.           | 40                        | —                         | 200                       | mA   | $V_{VSUP\_LIN} = V_{LIN} = 18\text{ V}$ ; LIN Active mode; $V_{TXD} = 0\text{ V}$                                      | —           |
| IBUS_PAS_dom               | Receiver dominant input leakage current including pull-up resistor | -1                        | —                         | —                         | mA   | $V_{VSUP\_LIN} = 12\text{ V}$ ; $V_{LIN} = 0\text{ V}$ ; The Tx signal is set recessive                                | —           |
| IBUS_PAS_rec               | Receiver recessive input leakage current                           | —                         | —                         | 20                        | uA   | $8\text{ V} < V_{VSUP\_LIN} < 18\text{ V}$ ; $8\text{ V} < V_{LIN} < 18\text{ V}$ ; The Tx signal is set recessive     | —           |
| IBUS_PAS_rec_ext           | Receiver recessive input leakage current extended range            | —                         | —                         | 30                        | uA   | $4.8\text{ V} < V_{VSUP\_LIN} < 28\text{ V}$ ; $4.8\text{ V} < V_{LIN} < 28\text{ V}$ ; The Tx signal is set recessive | —           |
| IBUS_NO_GND                | Loss-of-ground bus current                                         | -1                        | —                         | 1                         | mA   | $V_{VSUP\_LIN} = V_{GND} = 12\text{ V}$ ; $0\text{ V} < V_{LIN} < 18\text{ V}$                                         | —           |
| IBUS_NO_BAT                | Loss-of-battery bus current                                        | —                         | —                         | 30                        | uA   | $V_{VSUP\_LIN} = 0\text{ V}$ ; $0\text{ V} < V_{LIN} < 18\text{ V}$ ; $V_{TXD} = V_{DD}$                               | —           |
| VBUSdom                    | Receiver dominant state                                            | —                         | —                         | $0.4 * V_{VSUP\_UP\_LIN}$ | V    | $4.8\text{ V} < V_{VSUP\_LIN} < 28\text{ V}$ ; LIN Active mode                                                         | —           |
| VBUSrec                    | Receiver recessive state                                           | $0.6 * V_{VSUP\_UP\_LIN}$ | —                         | —                         | V    | $4.8\text{ V} < V_{VSUP\_LIN} < 28\text{ V}$ ; LIN Active mode                                                         | —           |
| VBUS_CNT                   | Receiver center voltage                                            | $0.475 * V_{VSUP\_LIN}$   | $0.5 * V_{VSUP\_UP\_LIN}$ | $0.525 * V_{VSUP\_LIN}$   | V    | $VBUS\_CNT = (VBUSrec + VBUSdom) / 2$                                                                                  | —           |
| VHYS                       | Receiver hysteresis voltage                                        | —                         | —                         | $0.175 * V_{VSUP\_LIN}$   | V    | $(VHYS = VBUSrec - VBUSdom)$                                                                                           | —           |
| VSerDiode                  | Voltage drop at the series diode                                   | 0.4                       | 0.7                       | 1                         | V    | Diode = 0.9 mA                                                                                                         | —           |

Table continues on the next page...

Table 16. LINPHY Electrical Specifications...*continued*

| Symbol | Description               | Min   | Typ | Max   | Unit | Condition                                                                                                  | Spec Number |
|--------|---------------------------|-------|-----|-------|------|------------------------------------------------------------------------------------------------------------|-------------|
| Rslave | Slave resistance          | 20    | 30  | 60    | kΩ   | —                                                                                                          | —           |
| CLIN   | LIN pin capacitance       | —     | —   | 20    | pF   | —                                                                                                          | —           |
| D1     | Duty Cycle 1 <sup>1</sup> | 0.396 | —   | —     | —    | Vth(rec)(max) = 0.744*VVSUP_LIN; Vth(dom)(max) = 0.581*VVSUP_LIN; tbit = 50 µs; VVSUP_LIN = 7 V to 18 V    | —           |
| D1     | Duty Cycle 1 <sup>1</sup> | 0.396 | —   | —     | —    | Vth(rec)(max) = 0.665*VVSUP_LIN; Vth(dom)(max) = 0.499*VVSUP_LIN; tbit = 50 µs; VVSUP_LIN = 4.8 V to 7 V   | —           |
| D2     | Duty Cycle 2 <sup>1</sup> | —     | —   | 0.581 | —    | Vth(rec)(max) = 0.422*VVSUP_LIN; Vth(dom)(max) = 0.284*VVSUP_LIN; tbit = 50 µs; VVSUP_LIN = 7.6 V to 18 V  | —           |
| D2     | Duty Cycle 2 <sup>1</sup> | —     | —   | 0.581 | —    | Vth(rec)(max) = 0.496*VVSUP_LIN; Vth(dom)(max) = 0.361*VVSUP_LIN; tbit = 50 µs; VVSUP_LIN = 4.8 V to 7.6 V | —           |
| D3     | Duty Cycle 3 <sup>1</sup> | 0.417 | —   | —     | —    | Vth(rec)(max) = 0.778*VVSUP_LIN; Vth(dom)(max) = 0.616*VVSUP_LIN; tbit = 96 µs; VVSUP_LIN = 7 V to 18 V    | —           |
| D3     | Duty Cycle 3 <sup>1</sup> | 0.417 | —   | —     | —    | Vth(rec)(max) = 0.665*VVSUP_LIN; Vth(dom)(max) = 0.499*VVSUP_LIN; tbit = 96 µs; VVSUP_LIN = 4.8 V to 7 V   | —           |
| D4     | Duty Cycle 4 <sup>1</sup> | —     | —   | 0.59  | —    | Vth(rec)(max) = 0.389*VVSUP_LIN; Vth(dom)(max) = 0.251*VVSUP_LIN; tbit = 96 µs; VVSUP_LIN = 7.6 V to 18 V  | —           |

Table continues on the next page...

Table 16. LINPHY Electrical Specifications...continued

| Symbol         | Description                               | Min | Typ | Max  | Unit | Condition                                                                                                       | Spec Number |
|----------------|-------------------------------------------|-----|-----|------|------|-----------------------------------------------------------------------------------------------------------------|-------------|
| D4             | Duty Cycle 4 <sup>1</sup>                 | —   | —   | 0.59 | —    | Vth(rec)(max) = 0.496*VVSUP_LIN; Vth(dom)(max) = 0.361*VVSUP_LIN; tbit = 96 $\mu$ s; VVSUP_LIN = 4.8 V to 7.6 V | —           |
| trx_pd         | Receiver propagation delay                | —   | —   | 6    | us   | Rising and falling; CRXD = 20 pF; RRXD = 2.4 K $\Omega$                                                         | —           |
| trx_sym        | Receiver propagation delay symmetry       | -2  | —   | 2    | us   | Rising edge with respect to falling edge; CRXD = 20 pF; RRXD = 2.4 K $\Omega$                                   | —           |
| Cslave         | Maximum capacitance allowed on slave node | —   | 220 | 250  | pF   | —                                                                                                               | —           |
| t_wake_dom_lin | LIN dominant wake-up time                 | 30  | 80  | 150  | us   | —                                                                                                               | —           |
| t_to_dom_TXDL  | TXDL dominant time-out time               | 5   | 7.2 | 8.6  | ms   | LIN active mode; VTXDL = 0 V.                                                                                   | —           |
| t_det_sc       | Short-circuit detection time              | 20  | 25  | 30   | us   | —                                                                                                               | —           |

1. The device is compliant with LIN 2.2a.

## 8.6 DPGA Electrical Specifications

Table 17. DPGA Electrical Specifications

| Symbol        | Description                                                                | Min   | Typ    | Max        | Unit | Condition           | Spec Number |
|---------------|----------------------------------------------------------------------------|-------|--------|------------|------|---------------------|-------------|
| Vin           | Input voltage range                                                        | 0     | —      | Vvdda-2    | V    | —                   | —           |
| Vout          | Output voltage range                                                       | 0.25  | —      | Vvdda-0.25 | V    | —                   | —           |
| Vos           | DPGA total input referred offset (before offset compensation) <sup>1</sup> | -17.5 | —      | 17.5       | mV   | T <sub>j</sub> =25C | —           |
| Vos_comprange | DPGA offset compensation range                                             | —     | +/- 21 | —          | mV   | —                   | —           |
| Vos_compstep  | DPGA input referred offset compensation step <sup>2</sup>                  | 2.1   | 3      | 4          | mV   | —                   | —           |

Table continues on the next page...

Table 17. DPGA Electrical Specifications...*continued*

| Symbol    | Description                                                             | Min                         | Typ                   | Max                         | Unit | Condition                                       | Spec Number |
|-----------|-------------------------------------------------------------------------|-----------------------------|-----------------------|-----------------------------|------|-------------------------------------------------|-------------|
| Vos_final | DPGA total input referred offset (after offset compensation)            | -2                          | —                     | 2                           | mV   | T <sub>j</sub> =25°C                            | —           |
| Vos_drift | DPGA total offset voltage temperature drift over full temperature range | -7.62                       | —                     | 7.62                        | mV   | —                                               | —           |
| Vref      | DPGA reference voltage                                                  | V <sub>vdda</sub> /12-0.025 | V <sub>vdda</sub> /12 | V <sub>vdda</sub> /12+0.025 | V    | Vref=V <sub>vdda</sub> /12, T <sub>j</sub> =25C | —           |
| Vref      | DPGA reference voltage                                                  | V <sub>vdda</sub> /6-0.03   | V <sub>vdda</sub> /6  | V <sub>vdda</sub> /6+0.03   | V    | Vref=V <sub>vdda</sub> /6, T <sub>j</sub> =25C  | —           |
| Vref      | DPGA reference voltage                                                  | V <sub>vdda</sub> /4-0.035  | V <sub>vdda</sub> /4  | V <sub>vdda</sub> /4+0.035  | V    | Vref=V <sub>vdda</sub> /4, T <sub>j</sub> =25C  | —           |
| Vref      | DPGA reference voltage                                                  | V <sub>vdda</sub> /2-0.035  | V <sub>vdda</sub> /2  | V <sub>vdda</sub> /2+0.035  | V    | Vref=V <sub>vdda</sub> /2, T <sub>j</sub> =25C  | —           |
| Gain      | Programmable gain                                                       | 7.83                        | 7.99                  | 8.15                        | —    | Gain=8                                          | —           |
| Gain      | Programmable gain                                                       | 15.54                       | 15.86                 | 16.18                       | —    | Gain=16                                         | —           |
| Gain      | Programmable gain                                                       | 23.81                       | 24.30                 | 24.79                       | —    | Gain=24                                         | —           |
| Gain      | Programmable gain                                                       | 31.24                       | 31.88                 | 32.52                       | —    | Gain=32                                         | —           |
| Gain      | Programmable gain                                                       | 38.65                       | 39.44                 | 40.23                       | —    | Gain=40                                         | —           |
| Gain      | Programmable gain                                                       | 48.59                       | 49.58                 | 50.58                       | —    | Gain=50                                         | —           |
| Gain      | Programmable gain                                                       | 63.43                       | 64.72                 | 66.02                       | —    | Gain=65                                         | —           |
| Gain      | Programmable gain                                                       | 78.25                       | 79.84                 | 81.44                       | —    | Gain=80                                         | —           |
| Egain     | Programmable gain error                                                 | -2                          | —                     | +2                          | %    | Gain=24                                         | —           |
| Elin      | Linearity error <sup>3</sup>                                            | -10                         | —                     | +10                         | mV   | —                                               | —           |
| UGF       | Unity gain bandwidth                                                    | —                           | 3.5                   | —                           | MHz  | Gain=8                                          | —           |
| UGF       | Unity gain bandwidth                                                    | —                           | 3.3                   | —                           | MHz  | Gain=16                                         | —           |
| UGF       | Unity gain bandwidth                                                    | —                           | 2.9                   | —                           | MHz  | Gain=24                                         | —           |
| UGF       | Unity gain bandwidth                                                    | —                           | 2.2                   | —                           | MHz  | Gain=32                                         | —           |
| UGF       | Unity gain bandwidth                                                    | —                           | 1.8                   | —                           | MHz  | Gain=40                                         | —           |

Table continues on the next page...

Table 17. DPGA Electrical Specifications...*continued*

| Symbol   | Description                                     | Min | Typ | Max | Unit | Condition | Spec Number |
|----------|-------------------------------------------------|-----|-----|-----|------|-----------|-------------|
| UGF      | Unity gain band-width                           | —   | 1.4 | —   | MHz  | Gain=50   | —           |
| UGF      | Unity gain band-width                           | —   | 1.1 | —   | MHz  | Gain=65   | —           |
| UGF      | Unity gain band-width                           | —   | 0.9 | —   | MHz  | Gain=80   | —           |
| Tsettle  | Settling time from 1% to 99%                    | —   | —   | 1.2 | us   | Gain=8    | —           |
| Tsettle  | Settling time from 1% to 99%                    | —   | —   | 1.2 | us   | Gain=16   | —           |
| Tsettle  | Settling time from 1% to 99%                    | —   | —   | 1.2 | us   | Gain=24   | —           |
| Tsettle  | Settling time from 1% to 99%                    | —   | —   | 1.6 | us   | Gain=32   | —           |
| Tsettle  | Settling time from 1% to 99%                    | —   | —   | 1.8 | us   | Gain=40   | —           |
| Tsettle  | Settling time from 1% to 99%                    | —   | —   | 2.2 | us   | Gain=50   | —           |
| Tsettle  | Settling time from 1% to 99%                    | —   | —   | 3   | us   | Gain=65   | —           |
| Tsettle  | Settling time from 1% to 99%                    | —   | —   | 3.6 | us   | Gain=80   | —           |
| Trecover | Recovery time from ADC sampling within 1% error | —   | —   | 330 | ns   | Gain=8    | —           |
| Trecover | Recovery time from ADC sampling within 1% error | —   | —   | 410 | ns   | Gain=16   | —           |
| Trecover | Recovery time from ADC sampling within 1% error | —   | —   | 500 | ns   | Gain=24   | —           |
| Trecover | Recovery time from ADC sampling within 1% error | —   | —   | 560 | ns   | Gain=32   | —           |
| Trecover | Recovery time from ADC sampling within 1% error | —   | —   | 610 | ns   | Gain=40   | —           |
| Trecover | Recovery time from ADC sampling within 1% error | —   | —   | 660 | ns   | Gain=50   | —           |

Table continues on the next page...

Table 17. DPGA Electrical Specifications...*continued*

| Symbol             | Description                                                                    | Min          | Typ  | Max          | Unit | Condition                                       | Spec Number |
|--------------------|--------------------------------------------------------------------------------|--------------|------|--------------|------|-------------------------------------------------|-------------|
| Trecover           | Recovery time from ADC sampling within 1% error                                | —            | —    | 730          | ns   | Gain=65                                         | —           |
| Trecover           | Recovery time from ADC sampling within 1% error                                | —            | —    | 870          | ns   | Gain=80                                         | —           |
| Cload              | Output load capacitance                                                        | —            | —    | 25           | pF   | —                                               | —           |
| Ilscs              | Level shifting current source                                                  | 42.5         | 50   | 57.5         | uA   | 50uA config                                     | —           |
| Ilscs              | Level shifting current source                                                  | 85           | 100  | 115          | uA   | 100uA config                                    | —           |
| Ilscs              | Level shifting current source                                                  | 170          | 200  | 230          | uA   | 200uA config                                    | —           |
| Ilscs_os           | Level shifting current source mismatch                                         | -1           | —    | +1           | %    | Tj=25C                                          | —           |
| Ilscs_os_drift     | Level shifting current source mismatch temperature drift over full temperature | -1           | —    | +1           | %    | —                                               | —           |
| Ilscs_trim         | Level shifting current source trim step                                        | —            | 0.25 | —            | %    | —                                               | —           |
| Ilscs_trim_range   | Level shifting current source trim range                                       | -8           | —    | +8           | %    | —                                               | —           |
| Vpos_ref           | Positive reference voltage                                                     | Vvdda*(4/64) | —    | Vvdda*(6/64) | V    | —                                               | —           |
| Vpos_ref_error     | Positive reference voltage error                                               | -0.005*Vvdda | —    | 0.005*Vvdda  | V    | —                                               | —           |
| Vneg_ref           | Negative reference voltage                                                     | Vvdda*(1/64) | —    | Vvdda*(1/64) | V    | —                                               | —           |
| Vneg_ref_error     | Negative reference voltage error                                               | -0.005*Vvdda | —    | 0.005*Vvdda  | V    | —                                               | —           |
| Vos_cmp            | Comparator offset voltage                                                      | -20          | —    | 20           | mV   | —                                               | —           |
| tdelay_cmp         | Comparator propagation delay                                                   | —            | —    | 300          | ns   | 10mV overdrive voltage excluding offset voltage | —           |
| tdelay_digi_filter | Digital time filter delay                                                      | 0.35         | —    | 2.5          | us   | —                                               | —           |

Table continues on the next page...

Table 17. DPGA Electrical Specifications...*continued*

| Symbol            | Description              | Min | Typ | Max | Unit | Condition | Spec Number |
|-------------------|--------------------------|-----|-----|-----|------|-----------|-------------|
| tdelay_ana_filter | Analog time filter delay | 2.5 | —   | 8   | us   | —         | —           |

1. This is the initial value after production; aging drift is not included.
2. The step can be further reduced by utilizing level shifting current source trimming.
3. Using best fit approach.

## 8.7 GDU Electrical Specifications

Table 18. GDU Electrical Specifications

| Symbol             | Description                                                   | Min   | Typ  | Max   | Unit | Condition                                                                              | Spec Number |
|--------------------|---------------------------------------------------------------|-------|------|-------|------|----------------------------------------------------------------------------------------|-------------|
| VHD_NOM            | HD supply range MOSFETs can be turned on (normal range)       | 7     | 14   | 20    | V    | —                                                                                      | —           |
| VHD_EXT            | HD supply range MOSFETs can be turned on (extended range)     | 3.5   | 14   | 30.65 | V    | Operation in the range from 3.5V to 7V needs the boost regulator option to be enabled. | —           |
| VVGS               | External MOSFET VGS drive                                     | 5.5   | 9.3  | 12    | V    | —                                                                                      | —           |
| QG                 | External MOSFET total gate charge @ 10 V, 40 KHz <sup>1</sup> | —     | —    | 75    | nC   | —                                                                                      | —           |
| RHS <sub>pul</sub> | Pull resistance between HG <sub>x</sub> and HS <sub>x</sub>   | 60    | 80   | 120   | kΩ   | —                                                                                      | —           |
| RLS <sub>pul</sub> | Pull resistance between LG <sub>x</sub> and LS <sub>x</sub>   | 60    | 80   | 120   | kΩ   | —                                                                                      | —           |
| VHVHDLA            | HD high voltage monitor assert trippoint low                  | 20    | 21   | 22.8  | V    | —                                                                                      | —           |
| VHVHDLD            | HD high voltage monitor deassert trippoint low                | 19.5  | 20.5 | 22.3  | V    | —                                                                                      | —           |
| VHVHDHA            | HD high voltage monitor assert trippoint high                 | 30.65 | 32.5 | 34.6  | V    | —                                                                                      | —           |
| VHVHDHD            | HD high voltage monitor deassert trippoint high               | 29.65 | 31.5 | 33.6  | V    | —                                                                                      | —           |

*Table continues on the next page...*

Table 18. GDU Electrical Specifications...continued

| Symbol               | Description                                                  | Min  | Typ   | Max   | Unit | Condition | Spec Number |
|----------------------|--------------------------------------------------------------|------|-------|-------|------|-----------|-------------|
| tHVHD                | HD high voltage monitor filter time                          | —    | 3     | —     | us   | —         | —           |
| ADIVlow3p3           | Phase & HD signal division ratio low, MCU@3.3V <sup>2</sup>  | 6.24 | 6.62  | 7.0   | —    | —         | —           |
| ADIVlow5p0           | Phase & HD signal division ratio low, MCU@5.0V <sup>2</sup>  | 4.20 | 4.41  | 4.62  | —    | —         | —           |
| ADIVhigh3p3          | Phase & HD signal division ratio high, MCU@3.3V <sup>3</sup> | 9.44 | 10.33 | 11.21 | —    | —         | —           |
| ADIVhigh5p0          | Phase & HD signal division ratio high, MCU@5.0V <sup>3</sup> | 6.22 | 6.73  | 7.23  | —    | —         | —           |
| tGON16               | HG/LG turn on time vs 7.5nF load (slew=16) <sup>4</sup>      | —    | 600   | —     | ns   | —         | —           |
| tGON23               | HG/LG turn on time vs 7.5nF load (slew=23) <sup>4</sup>      | —    | 300   | —     | ns   | —         | —           |
| tGON31               | HG/LG turn on time vs 7.5nF load (slew=31) <sup>4</sup>      | —    | 190   | —     | ns   | —         | —           |
| tGOFF16              | HG/LG turn off time vs 7.5nF load (slew=16) <sup>5</sup>     | —    | 650   | —     | ns   | —         | —           |
| tGOFF23              | HG/LG turn off time vs 7.5nF load (slew=23) <sup>5</sup>     | —    | 340   | —     | ns   | —         | —           |
| tGOFF31              | HG/LG turn off time vs 7.5nF load (slew=31) <sup>5</sup>     | —    | 210   | —     | ns   | —         | —           |
| tdelon               | PWM channel to HG/LG start of turn on delay <sup>6</sup>     | —    | —     | 500   | ns   | —         | —           |
| tdeloff              | PWM channel to HG/LG start of turn off delay <sup>6</sup>    | —    | —     | 500   | ns   | —         | —           |
| tdelon,HS-tdeloff,LS | Inherent driver deadtime                                     | -200 | —     | 200   | ns   | —         | —           |

Table continues on the next page...

Table 18. GDU Electrical Specifications...continued

| Symbol               | Description                                                   | Min  | Typ  | Max  | Unit | Condition | Spec Number |
|----------------------|---------------------------------------------------------------|------|------|------|------|-----------|-------------|
| tdelon,LS-tdeloff,HS | Inherent driver deadtime                                      | -200 | —    | 200  | ns   | —         | —           |
| tdeldrift            | individual driver delay drift over temperature                | -65  | —    | 65   | ns   | —         | —           |
| tminpulse            | Minimum PWM driver on/off pulse width (fastest slew)          | 1    | —    | —    | us   | —         | —           |
| IDRV0OFF0            | Gate Driver turn off current (slew=0)                         | 1    | 7.2  | 14   | mA   | —         | —           |
| IDRV0OFF16           | Gate Driver turn off current (slew=16)                        | 60   | 100  | 140  | mA   | —         | —           |
| IDRV0OFF23           | Gate Driver turn off current (slew=23)                        | 140  | 200  | 270  | mA   | —         | —           |
| IDRV0OFF31           | Gate Driver turn off current (slew=31)                        | 290  | 425  | 560  | mA   | —         | —           |
| IDRVON0              | Gate Driver turn on current (slew=0)                          | -14  | -7.2 | -1   | mA   | —         | —           |
| IDRVON16             | Gate Driver turn on current (slew=16)                         | -140 | -100 | -60  | mA   | —         | —           |
| IDRVON23             | Gate Driver turn on current (slew=23)                         | -270 | -200 | -140 | mA   | —         | —           |
| IDRVON31             | Gate Driver turn on current (slew=31)                         | -560 | -425 | -290 | mA   | —         | —           |
| IDRV_STEP_0_16       | Gate driver current step from slew=0 to slew=16 <sup>7</sup>  | —    | 6    | —    | mA   | —         | —           |
| IDRV_STEP_16_23      | Gate driver current step from slew=16 to slew=23 <sup>7</sup> | —    | 15   | —    | mA   | —         | —           |
| IDRV_STEP_23_31      | Gate driver current step from slew=23 to slew=31 <sup>7</sup> | —    | 30   | —    | mA   | —         | —           |
| IHD                  | HD input current when GDU is disabled                         | —    | 0.5  | —    | uA   | —         | —           |
| IVBS                 | VBSx current while high side inactive                         | —    | —    | 1000 | uA   | —         | —           |
| ICPCG                | CP driver charge current                                      | 50   | 112  | 190  | mA   | —         | —           |

Table continues on the next page...

Table 18. GDU Electrical Specifications...continued

| Symbol     | Description                                | Min  | Typ  | Max  | Unit | Condition | Spec Number |
|------------|--------------------------------------------|------|------|------|------|-----------|-------------|
| ICPDCG     | CP driver discharge current                | 60   | 122  | 210  | mA   | —         | —           |
| fCP        | Charge Pump operating frequency            | 62.5 | —    | 500  | kHz  | —         | —           |
| fBOOST     | Boost converter operating frequency        | 62.5 | —    | 2500 | kHz  | —         | —           |
| DCBOOST    | Boost converter operating duty-cycle       | 25   | 50   | 75   | %    | —         | —           |
| ICOIL0     | Boost coil current limit (lowest setting)  | 65   | 135  | 210  | mA   | —         | —           |
| ICOIL7     | Boost coil current limit (highest setting) | 420  | 530  | 700  | mA   | —         | —           |
| ICOIL_STEP | Boost coil current setting step            | —    | 56   | —    | mA   | —         | —           |
| VBSTON     | VSUP boost turn on trip point              | 9.5  | 10.1 | 10.8 | V    | —         | —           |
| VBSTOFF    | VSUP boost turn off trip point             | 9.8  | 10.4 | 11.1 | V    | —         | —           |
| τdesatls   | LS desaturation comparator filter time     | 2    | 4    | 7    | us   | —         | —           |
| τdesaths   | HS desaturation comparator filter time     | 2    | 4    | 7    | us   | —         | —           |
| Vdesatls   | LS desaturation comparator level, option 0 | 0.09 | 0.18 | 0.27 | V    | —         | —           |
| Vdesatls   | LS desaturation comparator level, option 1 | 0.18 | 0.28 | 0.39 | V    | —         | —           |
| Vdesatls   | LS desaturation comparator level, option 2 | 0.25 | 0.38 | 0.51 | V    | —         | —           |
| Vdesatls   | LS desaturation comparator level, option 3 | 0.32 | 0.48 | 0.63 | V    | —         | —           |
| Vdesatls   | LS desaturation comparator level, option 4 | 0.46 | 0.7  | 0.94 | V    | —         | —           |

Table continues on the next page...

Table 18. GDU Electrical Specifications...continued

| Symbol   | Description                                           | Min  | Typ  | Max  | Unit | Condition | Spec Number |
|----------|-------------------------------------------------------|------|------|------|------|-----------|-------------|
| Vdesatls | LS desaturation comparator level, option 5            | 0.64 | 0.95 | 1.26 | V    | —         | —           |
| Vdesatls | LS desaturation comparator level, option 6            | 0.8  | 1.2  | 1.6  | V    | —         | —           |
| Vdesatls | LS desaturation comparator level, option 7            | 1    | 1.45 | 1.9  | V    | —         | —           |
| Vdesaths | HS desaturation comparator level (VHD-VHSx), option 0 | 0.09 | 0.18 | 0.27 | V    | —         | —           |
| Vdesaths | HS desaturation comparator level (VHD-VHSx), option 1 | 0.18 | 0.28 | 0.39 | V    | —         | —           |
| Vdesaths | HS desaturation comparator level (VHD-VHSx), option 2 | 0.25 | 0.38 | 0.51 | V    | —         | —           |
| Vdesaths | HS desaturation comparator level (VHD-VHSx), option 3 | 0.32 | 0.48 | 0.63 | V    | —         | —           |
| Vdesaths | HS desaturation comparator level (VHD-VHSx), option 4 | 0.46 | 0.7  | 0.94 | V    | —         | —           |
| Vdesaths | HS desaturation comparator level (VHD-VHSx), option 5 | 0.64 | 0.95 | 1.26 | V    | —         | —           |
| Vdesaths | HS desaturation comparator level (VHD-VHSx), option 6 | 0.8  | 1.2  | 1.6  | V    | —         | —           |
| Vdesaths | HS desaturation comparator level (VHD-VHSx), option 7 | 1    | 1.45 | 1.9  | V    | —         | —           |

Table continues on the next page...

Table 18. GDU Electrical Specifications...continued

| Symbol  | Description                                            | Min | Typ  | Max | Unit | Condition | Spec Number |
|---------|--------------------------------------------------------|-----|------|-----|------|-----------|-------------|
| ROSD_pu | Off-state diagnostics, pull-up resistor <sup>8</sup>   | 5   | 10.5 | 15  | kΩ   | —         | —           |
| ROSD_pd | Off-state diagnostics, pull-down resistor <sup>8</sup> | 5   | 10.5 | 15  | kΩ   | —         | —           |

1. Total gate charge spec is only a recommendation. FETs with higher gate charge can be used when resulting slew rates are tolerable by the application and resulting power dissipation does not lead to thermal overload.
2. VHSx [3V; 20V], VHD=[3.5V; 20V], ADC supply=3.3V
3. VHSx [3V; 30.65V], VHD=[3.5V3;0.65V], ADC supply=5V
4. (VBSx - HSx) = 10V respectively VLSx=10V, measured from 1V to 9V HGx/LGx vs HSx/LSx
5. (VBSx - HSx) = 10V respectively VLSx=10V, measured from 9V to 1V HGx/LGx vs HSx/LSx
6. The delay is dependent on slew rate configuration. The variation on a given device for a given slew setting is much less than the specified range.
7. These values does not apply to the pre-production samples (Analog die mask revision 0P73G) where the IDR\_VSTEP\_\* value is constant 15mA.
8. ROSD\_pu =~ROSD\_pd, VSUP>=7V

## 8.8 Temperature Monitor Electrical Specifications

The table below gives the specification for the AE on-die Temperature Sensor. There are two temperature sensors, one instance located in vicinity of PMC block (TMON\_PMC) and another one at the other side of AE device near the LIN and CAN physical layers (TMON\_PHY).

Table 19. Temperature Monitor Electrical Specifications

| Symbol            | Description                                                                         | Min  | Typ | Max | Unit | Condition          | Spec Number |
|-------------------|-------------------------------------------------------------------------------------|------|-----|-----|------|--------------------|-------------|
| TTSENS_acc        | Temperature monitor accuracy (sensor only) valid for TMON_PMC <sup>1,2</sup>        | -5   | —   | 5   | °C   | 85°C < Tj < 175°C  | —           |
| TTSENS_acc        | Temperature monitor accuracy (sensor only) valid for TMON_PMC <sup>1,2,3</sup>      | -10  | —   | 10  | °C   | -40°C < Tj <= 85°C | —           |
| TTSENS_acc_offset | Temperature monitor accuracy offset (sensor only) for TMON_PHY relative to TMON_PMC | -2.5 | —   | 2.5 | °C   | -40°C < Tj < 175°C | —           |
| TOT_1             | Over-temperature flag trip point, threshold 1 <sup>3</sup>                          | 80   | 85  | —   | °C   | —                  | —           |
| TOT_2             | Over-temperature flag trip point, threshold 2                                       | 125  | —   | —   | °C   | —                  | —           |

Table continues on the next page...

Table 19. Temperature Monitor Electrical Specifications...continued

| Symbol | Description                                   | Min | Typ | Max | Unit | Condition | Spec Number |
|--------|-----------------------------------------------|-----|-----|-----|------|-----------|-------------|
| TOT_3  | Over-temperature flag trip point, threshold 3 | 150 | —   | —   | °C   | —         | —           |
| TOT_4  | Over-temperature flag trip point, threshold 4 | 175 | —   | —   | °C   | —         | —           |

1. The error caused by ADC conversion and provided temperature calculation formula is not included.
2. TMON\_PHY measurements can deviate by TTSENS\_acc\_offset from the accuracy achievable by TMON\_PMC.
3. In the lowest temperature quadrant (up to 85°C) the temperature sensor accuracy is relaxed to +/- 10°C. This includes the thresholds.

## 9 S32M27x MCU electrical specifications

### 9.1 Glitch Filter

The glitch filter parameters in the following table apply to the filters of WKPU pins and TRGMUX inputs 60-63.

Table 20. Glitch Filter

| Symbol  | Description                                                    | Min | Typ | Max | Unit | Condition | Spec Number |
|---------|----------------------------------------------------------------|-----|-----|-----|------|-----------|-------------|
| TFILT   | Glitch filter max filtered pulse width <a href="#">1,2,3</a>   | —   | —   | 20  | ns   | —         | —           |
| TUNFILT | Glitch filter min unfiltered pulse width <a href="#">2,3,4</a> | 400 | —   | —   | ns   | —         | —           |

1. Pulses shorter than defined by the maximum value are guaranteed to be filtered (not passed).
2. An input signal pulse is defined by the duration between the input signal's crossing of a Vil/Vih threshold voltage level, and the next crossing of the opposite level.
3. Pulses in between the max filtered and min unfiltered may or may not be passed through.
4. Pulses larger than defined by the minimum value are guaranteed to not be filtered (passed).

### 9.2 Power management

#### 9.2.1 Supply Monitoring

Table 21. Supply Monitoring

| Symbol       | Description                                | Min  | Typ  | Max  | Unit | Condition | Spec Number |
|--------------|--------------------------------------------|------|------|------|------|-----------|-------------|
| LVR_VDD_HV_A | LVR on VDD_HV_A, assert threshold (in FPM) | 2.77 | 2.85 | 2.93 | V    | —         | —           |

Table continues on the next page...

Table 21. Supply Monitoring...*continued*

| Symbol        | Description                                                       | Min   | Typ   | Max   | Unit | Condition | Spec Number |
|---------------|-------------------------------------------------------------------|-------|-------|-------|------|-----------|-------------|
| LVR_VDD_HV_A  | LVR on VDD_HV_A, assert threshold (in RPM)                        | 2.77  | 2.85  | 2.93  | V    | —         | —           |
| —             | VDD_HV_A LVR monitor hysteresis                                   | —     | 18.75 | —     | mV   | —         | —           |
| HVD_VDD_HV_A  | HVD on VDD_HV_A, assert threshold (in FPM)                        | 5.787 | 5.887 | 5.987 | V    | —         | —           |
| —             | VDD_HV_A HVD monitor hysteresis                                   | —     | 37.5  | —     | mV   | —         | —           |
| LVD_VDD_HV_A  | Low Voltage Detect (LVD5A) on VDD_HV_A, assert threshold (in FPM) | 4.33  | 4.41  | 4.49  | V    | —         | —           |
| —             | VDD_HV_A LVD monitor hysteresis                                   | —     | 37.5  | —     | mV   | —         | —           |
| VPOR_VDD_HV_A | Power-On-Reset (VPOR) on VDD_HV_A, deassert threshold             | 0.9   | 1.5   | 2.2   | V    | —         | —           |
| VREF12        | Bandgap reference, trimmed                                        | 1.18  | 1.2   | 1.22  | V    | —         | —           |

### 9.3 I/O parameters

#### 9.3.1 GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)

Table 22. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)

| Symbol | Description                                       | Min               | Typ | Max               | Unit | Condition         | Spec Number |
|--------|---------------------------------------------------|-------------------|-----|-------------------|------|-------------------|-------------|
| VIH    | Input high level DC voltage threshold             | 0.70 x VDD_HV_A/B | —   | VDD_HV_A/B + 0.3  | V    | VDD_HV_A/B = 3.3V | —           |
| VIL    | Input low level DC voltage threshold              | VSS - 0.3         | —   | 0.30 x VDD_HV_A/B | V    | VDD_HV_A/B = 3.3V | —           |
| WFRST  | RESET Input Filtered pulse width <sup>1</sup>     | —                 | —   | 33                | ns   | —                 | —           |
| WNFRST | RESET Input not filtered pulse width <sup>2</sup> | 100               | —   | —                 | ns   | —                 | —           |

*Table continues on the next page...*

Table 22. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)...continued

| Symbol      | Description                                                                 | Min               | Typ | Max | Unit | Condition                                                | Spec Number |
|-------------|-----------------------------------------------------------------------------|-------------------|-----|-----|------|----------------------------------------------------------|-------------|
| ILKG_33_S0  | 3.3V input leakage current for Standard GPIO <sup>3</sup>                   | -133              | —   | 300 | nA   | Pins with Analog Function Count = 0                      | —           |
| ILKG_33_S1  | 3.3V input leakage current for Standard GPIO <sup>3</sup>                   | -545              | —   | 445 | nA   | Pins with Analog Function Count = 1                      | —           |
| ILKG_33_S2  | 3.3V input leakage current for Standard GPIO <sup>3</sup>                   | -749              | —   | 517 | nA   | Pins with Analog Function Count = 2, plus PTA12, PTD1    | —           |
| ILKG_33_S3  | 3.3V input leakage current for Standard GPIO <sup>3</sup>                   | -1288             | —   | 679 | nA   | Pins with Analog Function Count = 3, plus PTD0           | —           |
| ILKG_33_SP0 | 3.3V input leakage current for Standard Plus GPIO and RESET IO <sup>3</sup> | -370              | —   | 575 | nA   | Pins with Analog Function Count = 0                      | —           |
| ILKG_33_SP1 | 3.3V input leakage current for Standard Plus GPIO and RESET IO <sup>3</sup> | -660              | —   | 659 | nA   | Pins with Analog Function Count = 1                      | —           |
| ILKG_33_SP2 | 3.3V input leakage current for Standard Plus GPIO and RESET IO <sup>3</sup> | -1094             | —   | 794 | nA   | Pins with Analog Function Count = 2                      | —           |
| ILKG_33_M0  | 3.3V GPIO input leakage current for Medium GPIO <sup>3</sup>                | -792              | —   | 750 | nA   | Pins with Analog Function Count = 0                      | —           |
| ILKG_33_M1  | 3.3V GPIO input leakage current for Medium GPIO <sup>3</sup>                | -989              | —   | 824 | nA   | Pins with Analog Function Count = 1, plus PTC16, PTD5    | —           |
| ILKG_33_I   | 3.3V input leakage current for GPI <sup>3</sup>                             | -120              | —   | 120 | nA   | —                                                        | —           |
| VHYS_33     | Input hysteresis voltage                                                    | 0.06 x VDD_HV_A/B | —   | —   | mV   | Always enabled.                                          | —           |
| CIN         | GPIO Input capacitance                                                      | 2                 | 4   | 6   | pF   | add 2pF for package/parasitic                            | —           |
| IPU_33      | 3.3V GPIO pull up/down resistance                                           | 20                | —   | 60  | kΩ   | pull up @ 0.3 x VDD_HV_A/B, pull down @ 0.7 x VDD_HV_A/B | —           |

Table continues on the next page...

Table 22. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)...continued

| Symbol     | Description                                                                 | Min | Typ | Max | Unit | Condition                         | Spec Number |
|------------|-----------------------------------------------------------------------------|-----|-----|-----|------|-----------------------------------|-------------|
| IOH_33_S   | 3.3V output high current for Standard GPIO <sup>4,5</sup>                   | 1.0 | —   | —   | mA   | VOH >= VDD_HV_A/B - 0.7V          | —           |
| IOH_33_SP  | 3.3V output high current for Standard Plus GPIO and RESET IO <sup>4,5</sup> | 1.5 | —   | —   | mA   | DSE = 0, VOH >= VDD_HV_A/B - 0.7V | —           |
| IOH_33_M   | 3.3V output high current for Medium GPIO <sup>4,5</sup>                     | 3   | —   | —   | mA   | DSE = 0, VOH >= VDD_HV_A/B - 0.7V | —           |
| IOH_33_SP  | 3.3V output high current for Standard Plus GPIO and RESET IO <sup>4,5</sup> | 3   | —   | —   | mA   | DSE = 1, VOH >= VDD_HV_A/B - 0.7V | —           |
| IOH_33_M   | 3.3V output high current for Medium GPIO <sup>4,5</sup>                     | 6   | —   | —   | mA   | DSE = 1, VOH >= VDD_HV_A/B - 0.7V | —           |
| IOL_33_S   | 3.3V output low current for Standard GPIO <sup>4,5</sup>                    | 1.0 | —   | —   | mA   | VOL <= 0.7V                       | —           |
| IOL_33_SP  | 3.3V output low current for Standard Plus GPIO and RESET IO <sup>4,5</sup>  | 1.5 | —   | —   | mA   | DSE =0, VOL <= 0.7V               | —           |
| IOL_33_M   | 3.3V output low current for Medium GPIO <sup>4,5</sup>                      | 3.0 | —   | —   | mA   | DSE =0, VOL <= 0.7V               | —           |
| IOL_33_SP  | 3.3V output low current for Standard Plus GPIO and RESET IO <sup>4,5</sup>  | 3   | —   | —   | mA   | DSE =1, VOL <= 0.7V               | —           |
| IOL_33_M   | 3.3V output low current for Medium GPIO <sup>4,5</sup>                      | 6   | —   | —   | mA   | DSE =1, VOL <= 0.7V               | —           |
| FMAX_33_S  | 3.3V maximum frequency for Standard GPIO <sup>4,6</sup>                     | —   | —   | 10  | MHz  | 2.9V - 3.6V CL(max) = 25pF        | —           |
| FMAX_33_SP | 3.3V maximum frequency for Standard Plus GPIO <sup>4,6</sup>                | —   | —   | 25  | MHz  | 2.9V - 3.6V CL (max) = 25pF       | —           |

Table continues on the next page...

Table 22. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)...continued

| Symbol    | Description                                           | Min | Typ | Max | Unit | Condition                   | Spec Number |
|-----------|-------------------------------------------------------|-----|-----|-----|------|-----------------------------|-------------|
| FMAX_33_M | 3.3V maximum frequency for Medium GPIO <sup>4,6</sup> | —   | —   | 50  | MHz  | 2.9V - 3.6V CL (max) = 25pF | —           |

1. Maximum length of RESET pulse will be filtered by an internal filter on this pin.
2. Minimum length of RESET pulse, guaranteed not to be filtered by the internal filter.
3. A positive value is leakage flowing into pin with pin at VDD\_HV\_A/B (the GPIO supply level); a negative value is leakage flowing out the pin with the pin at ground.
4. GPIO output transition time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
5. I/O output current specifications are valid for the given reference load figure, and the constraints given in the Operating Conditions of this document.
6. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load is assumed in addition to a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch. For signals with frequency greater than 63MHz, a maximum 2 inch PCB trace is assumed. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT\_\*) of the I/O pad.

To determine total switching current on any I/O supply, current values per output pin should not be incrementally summed. I/O interfaces on the device are asynchronous to each other, so not all switching occurs at the same instant. Actual use case must be considered.



Figure 4. Reference Load Diagram

### 9.3.2 GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)

Table 23. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)

| Symbol | Description                           | Min               | Typ | Max               | Unit | Condition         | Spec Number |
|--------|---------------------------------------|-------------------|-----|-------------------|------|-------------------|-------------|
| VIH    | Input high level DC voltage threshold | 0.65 x VDD_HV_A/B | —   | + 0.3             | V    | VDD_HV_A/B = 5.0V | —           |
| VIL    | Input low level DC voltage threshold  | VSS - 0.3         | —   | 0.35 x VDD_HV_A/B | V    | VDD_HV_A/B = 5.0V | —           |

Table continues on the next page...

Table 23. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)...*continued*

| Symbol      | Description                                                                 | Min               | Typ | Max  | Unit | Condition                                             | Spec Number |
|-------------|-----------------------------------------------------------------------------|-------------------|-----|------|------|-------------------------------------------------------|-------------|
| WFRST       | RESET Input filtered pulse width <sup>1</sup>                               | —                 | —   | 33   | ns   | —                                                     | —           |
| WNFRST      | RESET Input not filtered pulse width <sup>2</sup>                           | 100               | —   | —    | ns   | —                                                     | —           |
| ILKG_50_S0  | 5.0V input leakage current for Standard GPIO <sup>3</sup>                   | -193              | —   | 389  | nA   | Pins with Analog Function Count = 0                   | —           |
| ILKG_50_S1  | 5.0V input leakage current for Standard GPIO <sup>3</sup>                   | -691              | —   | 580  | nA   | Pins with Analog Function Count = 1                   | —           |
| ILKG_50_S2  | 5.0V input leakage current for Standard GPIO <sup>3</sup>                   | -947              | —   | 673  | nA   | Pins with Analog Function Count = 2, plus PTA12, PTD1 | —           |
| ILKG_50_S3  | 5.0V input leakage current for Standard GPIO <sup>3</sup>                   | -1614             | —   | 879  | nA   | Pins with Analog Function Count = 3, plus PTD0        | —           |
| ILKG_50_SP0 | 5.0V input leakage current for Standard Plus GPIO and RESET IO <sup>3</sup> | -553              | —   | 736  | nA   | Pins with Analog Function Count = 0                   | —           |
| ILKG_50_SP1 | 5.0V input leakage current for Standard Plus GPIO and RESET IO <sup>3</sup> | -855              | —   | 846  | nA   | Pins with Analog Function Count = 1                   | —           |
| ILKG_50_SP2 | 5.0V input leakage current for Standard Plus GPIO and RESET IO <sup>3</sup> | -1389             | —   | 1017 | nA   | Pins with Analog Function Count = 2                   | —           |
| ILKG_50_M0  | 5.0V input leakage current for Medium GPIO <sup>3</sup>                     | -1036             | —   | 951  | nA   | Pins with Analog Function Count = 0                   | —           |
| ILKG_50_M1  | 5.0V input leakage current for Medium GPIO <sup>3</sup>                     | -1284             | —   | 1057 | nA   | Pins with Analog Function Count = 1, plus PTC16, PTD5 | —           |
| ILKG_50_I   | 5.0V input leakage current for GPI <sup>3</sup>                             | -150              | —   | 150  | nA   | —                                                     | —           |
| VHYS_50     | input hysteresis voltage                                                    | 0.06 x VDD_HV_A/B | —   | —    | mV   | Always enabled.                                       | —           |
| CIN         | GPIO Input capacitance                                                      | 2                 | 4   | 6    | pF   | add 2pF for package/parasitic                         | —           |

Table continues on the next page...

Table 23. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)...*continued*

| Symbol     | Description                                                                 | Min | Typ | Max | Unit | Condition                                            | Spec Number |
|------------|-----------------------------------------------------------------------------|-----|-----|-----|------|------------------------------------------------------|-------------|
| IPU_50     | 5.0V GPIO pull up/down resistance                                           | 20  | —   | 55  | kΩ   | pull up @ 0.3 * VDD_HV_*, pull down @ 0.7 * VDD_HV_* | —           |
| IOH_50_S   | 5.0V output high current Standard GPIO <sup>4,5</sup>                       | 1.6 | —   | —   | mA   | VOH >= VDD_HV_A/B - 0.7V                             | —           |
| IOH_50_SP  | 5.0V output high current Standard Plus GPIO and RESET IO <sup>4,5</sup>     | 2.5 | —   | —   | mA   | DSE = 0, VOH >= VDD_HV_A/B - 0.7V                    | —           |
| IOH_50_M   | 5.0V output high current for Medium GPIO <sup>4,5</sup>                     | 4.0 | —   | —   | mA   | DSE = 0, VOH >= VDD_HV_A/B - 0.7V                    | —           |
| IOH_50_SP  | 5.0V output high current for Standard Plus GPIO and RESET IO <sup>4,5</sup> | 5.0 | —   | —   | mA   | DSE = 1, VOH >= VDD_HV_A/B - 0.7V                    | —           |
| IOH_50_M   | 5.0V output high current for Medium GPIO <sup>4,5</sup>                     | 8.0 | —   | —   | mA   | DSE = 1, VOH >= VDD_HV_A/B - 0.7V                    | —           |
| IOL_50_S   | 5.0V output low current for Standard GPIO <sup>4,5</sup>                    | 1.6 | —   | —   | mA   | VOL <= 0.7V                                          | —           |
| IOL_50_SP  | 5.0V output low current for Standard Plus GPIO and RESET IO <sup>4,5</sup>  | 2.5 | —   | —   | mA   | DSE =0, VOL <= 0.7V                                  | —           |
| IOL_50_M   | 5.0V output low current for Medium GPIO <sup>4,5</sup>                      | 4.0 | —   | —   | mA   | DSE =0, VOL <= 0.7V                                  | —           |
| IOL_50_SP  | 5.0V output low current for Standard Plus GPIO and RESET IO <sup>4,5</sup>  | 5.0 | —   | —   | mA   | DSE =1, VOL <= 0.7V                                  | —           |
| IOL_50_M   | 5.0V output low current for medium GPIO <sup>4,5</sup>                      | 8.0 | —   | —   | mA   | DSE =1, VOL <= 0.7V                                  | —           |
| FMAX_50_S  | 5.0V maximum frequency for Standard GPIO <sup>4,6</sup>                     | —   | —   | 10  | MHz  | 3.6V - 5.5V CL (max) = 25pF                          | —           |
| FMAX_50_SP | 5.0V maximum frequency for                                                  | —   | —   | 25  | MHz  | 3.6V - 5.5V CL (max) = 25pF                          | —           |

Table continues on the next page...

Table 23. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)...continued

| Symbol    | Description                                           | Min | Typ | Max | Unit | Condition                   | Spec Number |
|-----------|-------------------------------------------------------|-----|-----|-----|------|-----------------------------|-------------|
|           | Standard Plus GPIO <sup>4,6</sup>                     |     |     |     |      |                             |             |
| FMAX_50_M | 5.0V maximum frequency for Medium GPIO <sup>4,6</sup> | —   | —   | 25  | MHz  | 3.6V - 5.5V CL (max) = 25pF | —           |

1. Maximum length of RESET pulse will be filtered by an internal filter on this pin.
2. Minimum length of RESET pulse, guaranteed not to be filtered by the internal filter.
3. A positive value is leakage flowing into pin with pin at VDD\_HV\_A/B (the GPIO supply level); a negative value is leakage flowing out the pin with the pin at ground.
4. GPIO output transition time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
5. I/O output current specifications are valid for the given reference load figure, and the constraints given in the Operating Conditions of this document.
6. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load is assumed in addition to a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch.. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT<sub>\*</sub>) of the I/O pad.

To determine total switching current on any I/O supply, current values per output pin should not be incrementally summed. I/O interfaces on the device are asynchronous to each other, so not all switching occurs at the same instant. Actual use case must be considered.



Figure 5. Reference Load Diagram

### 9.3.3 3.3V (2.97V - 3.63V) GPIO Output AC Specification

Table 24. 3.3V (2.97V - 3.63V) GPIO Output AC Specification

| Symbol     | Description                                        | Min | Typ | Max | Unit | Condition       | Spec Number |
|------------|----------------------------------------------------|-----|-----|-----|------|-----------------|-------------|
| TR_TF_33_S | 3.3V Standard GPIO rise/fall time <sup>1,2,3</sup> | 5   | —   | 28  | ns   | CL (max) = 25pF | —           |
| TR_TF_33_S | 3.3V Standard GPIO rise/fall time <sup>1,2,3</sup> | 9.5 | —   | 43  | ns   | CL (max) = 50pF | —           |

Table continues on the next page...

Table 24. 3.3V (2.97V - 3.63V) GPIO Output AC Specification...continued

| Symbol      | Description                                               | Min | Typ | Max  | Unit | Condition                    | Spec Number |
|-------------|-----------------------------------------------------------|-----|-----|------|------|------------------------------|-------------|
| TR_TF_33_SP | 3.3V Standard Plus GPIO rise/fall time <sup>1,2,3</sup>   | 4   | —   | 17.5 | ns   | DSE=0 CL (max) = 25pF        | —           |
| TR_TF_33_SP | 3.3V Standard Plus GPIO rise/fall time <sup>1,2,3</sup>   | 1.9 | —   | 10   | ns   | DSE=1 CL (max) = 25pF        | —           |
| TR_TF_33_SP | 3.3V Standard Plus GPIO rise/fall time <sup>1,2,3,4</sup> | 7.5 | —   | 27   | ns   | DSE=0 CL (max) = 50pF        | —           |
| TR_TF_33_SP | 3.3V Standard Plus GPIO rise/fall time <sup>1,2,3,4</sup> | 3.5 | —   | 15   | ns   | DSE=1 CL (max) = 50pF        | —           |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup>          | 2.2 | —   | 12.3 | ns   | DSE=0, SRE=0 CL (max) = 25pF | —           |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup>          | 3.0 | —   | 14   | ns   | DSE=0, SRE=1 CL (max) = 25pF | —           |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup>          | 0.8 | —   | 6.6  | ns   | DSE=1, SRE=0 CL (max) = 25pF | —           |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup>          | 2.4 | —   | 10.5 | ns   | DSE=1, SRE=1 CL (max) = 25pF | —           |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3,4</sup>        | 4.5 | —   | 17.3 | ns   | DSE=0, SRE=0 CL (max) = 50pF | —           |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3,4</sup>        | 5   | —   | 19.8 | ns   | DSE=0, SRE=1 CL (max) = 50pF | —           |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3,4</sup>        | 2.2 | —   | 10   | ns   | DSE=1, SRE=0 CL (max) = 50pF | —           |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3,4</sup>        | 3.6 | —   | 13.9 | ns   | DSE=1, SRE=1 CL (max) = 50pF | —           |

1. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load (typical) is assumed at the end of a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch. For signals with frequency greater than 63MHz, a maximum 2 inch PCB trace is assumed. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance ( $ROUT_{\_}$ ) of the I/O pad.
2. GPIO rise/fall time specifications are derived from simulation model for the defined operating points (between 20% and 80% of  $VDD_{HV\_A/B}$  level). Actual application rise/fall time should be extracted from IBIS model simulations with the microcontroller models and application PCB.
3. GPIO output transition time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
4. Output timing valid for maximum external load  $C_L = 50pF$  (includes PCB trace, package trace, and external device input load).

### 9.3.4 5.0V (4.5V - 5.5V) GPIO Output AC Specification

Table 25. 5.0V (4.5V - 5.5V) GPIO Output AC Specification

| Symbol      | Description                                               | Min  | Typ | Max  | Unit | Condition                    | Spec Number |
|-------------|-----------------------------------------------------------|------|-----|------|------|------------------------------|-------------|
| TR_TF_50_S  | 5.0V Standard GPIO rise/fall time <sup>1,2,3</sup>        | 5    | —   | 21   | ns   | CL (max) = 25pF              | —           |
| TR_TF_50_S  | 5.0V Standard GPIO rise/fall time <sup>1,2,3,4</sup>      | 8.5  | —   | 31   | ns   | CL (max) = 50pF              | —           |
| TR_TF_50_SP | 5.0V Standard Plus GPIO rise/fall time <sup>1,2,3</sup>   | 3    | —   | 13.2 | ns   | DSE=0 CL (max) = 25pF        | —           |
| TR_TF_50_SP | 5.0V Standard Plus GPIO rise/fall time <sup>1,2,3</sup>   | 1    | —   | 7.1  | ns   | DSE=1 CL (max) = 25pF        | —           |
| TR_TF_50_SP | 5.0V Standard Plus GPIO rise/fall time <sup>1,2,3,4</sup> | 6.4  | —   | 18.8 | ns   | DSE=0 CL (max) = 50pF        | —           |
| TR_TF_50_SP | 5.0V Standard Plus GPIO rise/fall time <sup>1,2,3,4</sup> | 3.4  | —   | 11   | ns   | DSE=1 CL (max) = 50pF        | —           |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup>          | 1.8  | —   | 8.2  | ns   | DSE=0, SRE=0 CL (max) = 25pF | —           |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup>          | 2.5  | —   | 9.8  | ns   | DSE=0, SRE=1 CL (max) = 25pF | —           |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup>          | 0.7  | —   | 4.5  | ns   | DSE=1, SRE=0 CL (max) = 25pF | —           |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup>          | 1.8  | —   | 7.2  | ns   | DSE=1, SRE=1 CL (max) = 25pF | —           |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3,4</sup>        | 3.95 | —   | 13.2 | ns   | DSE=0, SRE=0 CL (max) = 50pF | —           |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3,4</sup>        | 4.3  | —   | 13.8 | ns   | DSE=0, SRE=1 CL (max) = 50pF | —           |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3,4</sup>        | 1.6  | —   | 7.1  | ns   | DSE=1, SRE=0 CL (max) = 50pF | —           |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3,4</sup>        | 2.7  | —   | 9.6  | ns   | DSE=1, SRE=1 CL (max) = 50pF | —           |

1. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load (typical) is assumed at the end of a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance ( $ROUT_{\_*}$ ) of the I/O pad.
2. GPIO output transition time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
3. GPIO rise/fall time specifications are derived from simulation model for the defined operating points (between 20% and 80% of VDD\_HV\_A/B level). Actual application rise/fall time should be extracted from IBIS model simulations with the microcontroller models and application PCB.

4. Output timing valid for maximum external load C L = 50pF (includes PCB trace, package trace, and external device input load).

## 9.4 Flash memory specification

### 9.4.1 Flash memory program and erase specifications

Table 26. Flash memory program and erase specifications

| Symbol                | Characteristic <sup>1</sup>        | Typ <sup>2</sup> | Factory Programming <sup>3,4</sup> |                                | Field Update                   |                           |                  | Unit |
|-----------------------|------------------------------------|------------------|------------------------------------|--------------------------------|--------------------------------|---------------------------|------------------|------|
|                       |                                    |                  | Initial Max                        | Initial Max, Full Temp         | Typical                        | Lifetime Max <sup>6</sup> |                  |      |
|                       |                                    |                  | 20°C ≤ T <sub>A</sub> ≤ 30°C       | -40°C ≤ T <sub>J</sub> ≤ 150°C | -40°C ≤ T <sub>J</sub> ≤ 150°C | ≤ 1,000 cycles            | ≤ 100,000 cycles |      |
| t <sub>dwpgm</sub>    | Doubleword (64 bits) program time  | 102              | 122                                | 129                            | 111                            | 150                       |                  | μs   |
| t <sub>ppgm</sub>     | Page (256 bits) program time       | 142              | 171                                | 180                            | 157                            | 200                       |                  | μs   |
| t <sub>qppgm</sub>    | Quad-page (1024 bits) program time | 314              | 377                                | 396                            | 341                            | 450                       |                  | μs   |
| t <sub>8kpgm</sub>    | 8 KB Sector program time           | 20               | 24                                 | 26                             | 22                             | 30                        |                  | ms   |
| t <sub>8kers</sub>    | 8 KB Sector erase time             | 4.8              | 8.5                                | 10.6                           | 6.5                            | 30                        |                  | ms   |
| t <sub>256kbers</sub> | 256KB Block erase time             | 22.8             | 27.4                               | 28.8                           | 24.4                           | 40                        | —                | ms   |
| t <sub>512kbers</sub> | 512KB Block erase time             | 25.4             | 30.5                               | 32.1                           | 27.9                           | 45                        | —                | ms   |
| t <sub>1mbers</sub>   | 1MB Block erase time               | 30.6             | 36.8                               | 38.7                           | 33.6                           | 50                        | —                | ms   |
| t <sub>2mbers</sub>   | 2MB Block erase time               | 41.1             | 49.3                               | 51.8                           | 45.2                           | 60                        | —                | ms   |

1. Program times are actual hardware programming times and do not include software overhead. Sector program times assume quad-page programming.
2. Typical program and erase times represent the median performance and assume nominal supply values and operation at 25 °C. Typical program and erase times may be used for throughput calculations.
3. Conditions: ≤ 25 cycles, nominal voltage.
4. Plant Programming times provide guidance for timeout limits used in the factory.
5. Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations.
6. Conditions: -40°C ≤ T<sub>J</sub> ≤ 150°C, full spec voltage.

#### 9.4.2 Flash memory Array Integrity and Margin Read specifications

Table 27. Flash memory Array Integrity and Margin Read specifications

| Symbol           | Characteristic                                                                    | Min | Typical | Max <sup>1,2</sup>                                                        | Units <sup>3</sup> |
|------------------|-----------------------------------------------------------------------------------|-----|---------|---------------------------------------------------------------------------|--------------------|
| $t_{ai256kseq}$  | Array Integrity time and Margin Read time for sequential sequence on 256KB block. | —   | —       | 8192 x Tperiod x Nread<br>(plus 40uS adder required if User Margin Read)  | —                  |
| $t_{ai512kseq}$  | Array Integrity time and Margin Read time for sequential sequence on 512KB block. | —   | —       | 16384 x Tperiod x Nread<br>(plus 40uS adder required if User Margin Read) | —                  |
| $t_{ai1mseq}$    | Array Integrity time and Margin Read time for sequential sequence on 1MB block.   | —   | —       | 32768 x Tperiod x Nread<br>(plus 40uS adder required if User Margin Read) | —                  |
| $t_{ai2mseq}$    | Array Integrity time and Margin Read time for sequential sequence on 2MB block.   | —   | —       | 65536 x Tperiod x Nread<br>(plus 40uS adder required if User Margin Read) | —                  |
| $t_{ai256kprop}$ | Array Integrity time for proprietary sequence on 256KB block.                     | —   | —       | 106496<br>x Tperiod x Nread                                               | —                  |
| $t_{ai512kprop}$ | Array Integrity time for proprietary sequence on 512KB block.                     | —   | —       | 229376<br>x Tperiod x Nread                                               | —                  |
| $t_{ai1mprop}$   | Array Integrity time for proprietary sequence on 1MB block.                       | —   | —       | 491520<br>x Tperiod x Nread                                               | —                  |
| $t_{ai2mprop}$   | Array Integrity time for proprietary sequence on 2MB block.                       | —   | —       | 1048576<br>x Tperiod x Nread                                              | —                  |

1. Array Integrity times need to be calculated and is dependent on system frequency and number of clocks per read. The equation presented require Tperiod (which is the unit accurate period, thus for 200 MHz, Tperiod would equal 5e-9) and Nread (which is the number of clocks required for read, including single read, dual read, quad read contribution. Thus for a read setup that requires 6 clocks to read Nread would equal 6).
2. Array Integrity times are actual hardware execution times and do not include software overhead or system code execution overhead.
3. The units for Array Integrity are determined by the period of the system clock. If unit accurate period is used in the equation, the results of the equation are also unit accurate.

#### 9.4.3 Flash memory module life specifications

Table 28. Flash memory module life specifications

| Symbol           | Characteristic                                                                            | Conditions | Min     | Typical | Units      |
|------------------|-------------------------------------------------------------------------------------------|------------|---------|---------|------------|
| Array P/E cycles | Number of program/erase cycles per block for 256 KB and 512 KB blocks using Sector Erase. | —          | 100,000 | —       | P/E cycles |

Table continues on the next page...

Table 28. Flash memory module life specifications...continued

| Symbol         | Characteristic                                                                        | Conditions                        | Min   | Typical | Units      |
|----------------|---------------------------------------------------------------------------------------|-----------------------------------|-------|---------|------------|
|                | Number of program/erase cycles per block for 1 MB and 2 MB blocks using Sector Erase. | —                                 | 1,000 | —       | P/E cycles |
|                | Number of program/erase cycles per block using Block Erase <sup>1</sup>               | —                                 | 25    | —       | P/E cycles |
| Data retention | Minimum data retention.                                                               | Blocks with 0 - 1,000 P/E cycles. | 20    | —       | Years      |
|                |                                                                                       | Blocks with 100,000 P/E cycles.   | 10    | —       | Years      |

1. Program and erase supported for factory conditions. Nominal supply values and operation at 25°C.

#### 9.4.3.1 Data retention vs program/erase cycles

Graphically, Data Retention versus Program/Erase Cycles can be represented by the following figure.

The spec window represents qualified limits.



Figure 6. Data retention vs program/erase cycles

#### 9.4.4 Flash memory AC timing specifications

Table 29. Flash memory AC timing specifications

| Symbol     | Characteristic                                                                                                 | Min | Typical | Max | Units |
|------------|----------------------------------------------------------------------------------------------------------------|-----|---------|-----|-------|
| $t_{done}$ | Time from 0 to 1 transition on the MCR[EHV] bit initiating a program/erase until the MCR[DONE] bit is cleared. | —   | —       | 5   | ns    |

Table continues on the next page...

Table 29. Flash memory AC timing specifications...continued

| Symbol        | Characteristic                                                                                                                                                                                                                           | Min                                             | Typical                              | Max                                            | Units |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------|------------------------------------------------|-------|
| $t_{dones}$   | Time from 1 to 0 transition on the MCR[EHV] bit aborting a program/erase until the MCR[DONE] bit is set to a 1.                                                                                                                          | 5 plus four system clock periods                | —                                    | 22 plus four system clock periods <sup>1</sup> | μs    |
| $t_{drcv}$    | Time to recover once exiting low power mode.                                                                                                                                                                                             | 14 plus seven system clock periods <sup>2</sup> | 17.5 plus seven system clock periods | 21 plus seven system clock periods             | μs    |
| $t_{aistart}$ | Time from 0 to 1 transition of UT0[AIE] initiating a Margin Read or Array Integrity until the UT0[AID] bit is cleared. This time also applies to the resuming from a suspend or breakpoint by clearing UT0[AISUS] or clearing UT0[NAIBP] | —                                               | —                                    | 5                                              | ns    |
| $t_{aistop}$  | Time from 1 to 0 transition of UT0[AIE] initiating an Array Integrity abort until the UT0[AID] bit is set. This time also applies to the UT0[AISUS] to UT0[AID] setting in the event of a Array Integrity suspend request.               | —                                               | —                                    | 50 system clock periods                        | ns    |
| $t_{mrstop}$  | Time from 1 to 0 transition of UT0[AIE] initiating a Margin Read abort until the UT0[AID] bit is set. This time also applies to the UT0[AISUS] to UT0[AID] setting in the event of a Margin Read suspend request.                        | —                                               | —                                    | 26 plus fifteen system clock periods           | μs    |

1. For Block Erase,  $T_{dones}$  times may be 3x max spec.
2. In extreme cases (1 block configurations)  $T_{drcv}$  min may be faster (12μs plus seven system clocks)

#### 9.4.5 Flash memory read timing parameters

Table 30. Flash Read Wait State Settings (S32M27x)

| Flash Frequency          | RWSC setting |
|--------------------------|--------------|
| 250 KHz < Freq ≤ 66 MHz  | 1            |
| 66 MHz < Freq ≤ 100 MHz  | 2            |
| 100 MHz < Freq ≤ 133 MHz | 3            |
| 133 MHz < Freq ≤ 167 MHz | 4            |
| 167 MHz < Freq ≤ 200 MHz | 5            |
| 200 MHz < Freq ≤ 233 MHz | 6            |
| 233 MHz < Freq ≤ 250 MHz | 7            |

## 9.5 Analog modules

### 9.5.1 SAR\_ADC

All below specs are applicable only when one ADC instance is in operation and averaging is used or multiple ADC instances are operational at the same time but sampling different channels. Best performance can be achieved if only one ADC is operational at a time sampling one channel

Table 31. SAR\_ADC

| Symbol    | Description                                      | Min   | Typ  | Max   | Unit | Condition                                                      | Spec Number |
|-----------|--------------------------------------------------|-------|------|-------|------|----------------------------------------------------------------|-------------|
| VDD_HV_A  | ADC Supply Voltage <sup>1</sup>                  | 2.97  | —    | 5.5   | V    | —                                                              | —           |
| DVREFL    | VSS / VREFL Voltage Difference <sup>2</sup>      | -100  | —    | 100   | mV   | —                                                              | —           |
| VAD_INPUT | ADC Input Voltage <sup>3</sup>                   | VREFL | —    | VREFH | V    | —                                                              | —           |
| fAD_CK    | ADC Clock Frequency                              | 10    | —    | 120   | MHz  | —                                                              | —           |
| tSAMPLE   | ADC Input Sampling Time                          | 275   | —    | —     | ns   | —                                                              | —           |
| tCONV     | ADC Total Conversion Time                        | 1     | —    | —     | us   | 12-bit result                                                  | —           |
| tCONV     | ADC Total Conversion Time                        | 0.9   | —    | —     | us   | 10-bit result                                                  | —           |
| CAD_INPUT | ADC Input Capacitance                            | —     | —    | 13.8  | pF   | ADC component plus pad capacitance (~2pF)                      | —           |
| RAD_INPUT | ADC Input Resistance                             | —     | —    | 4.6   | KΩ   | ADC + mux+SOC routing                                          | —           |
| RS        | Source Impedance, precision channels             | —     | 20   | —     | Ω    | —                                                              | —           |
| RS        | Source Impedance, standard channels              | —     | 20   | —     | Ω    | —                                                              | —           |
| TUE       | ADC Total Unadjusted Error <sup>4,5</sup>        | —     | +/-4 | +/-6  | LSB  | without adjacent pin current injection                         | —           |
| TUE       | ADC Total Unadjusted Error <sup>5</sup>          | —     | +/-4 | +/-8  | LSB  | with up to +/-3mA of current injection on adjacent pins        | —           |
| IAD_REF   | Current Consumption on ADC Reference pin, VREFH. | —     | —    | 200   | uA   | Per ADC for dedicated or shared reference pins                 | —           |
| IDDA      | Current Consumption on                           | —     | 2.1  | —     | mA   | Current consumption per ADC module, ADC enabled and converting | —           |

Table continues on the next page...

Table 31. SAR\_ADC...continued

| Symbol | Description                        | Min                                         | Typ                                           | Max                                         | Unit | Condition          | Spec Number |
|--------|------------------------------------|---------------------------------------------|-----------------------------------------------|---------------------------------------------|------|--------------------|-------------|
|        | ADC Supply,<br>VDD_HV_A            |                                             |                                               |                                             |      |                    |             |
| CS     | Sampling Capacitance               | 6.4<br>(gain=0)<br>9.72<br>pF(gain=<br>max) | 7.36<br>(gain=0)<br>11.12<br>pF(gain=<br>max) | 8.32<br>(gain=0)<br>12.52<br>(gain=ma<br>x) | pF   | all channels       | —           |
| RAD    | Sampling Switch Impedance          | 80                                          | 170                                           | 520                                         | Ohm  | all channels       | —           |
| CP1    | Pin capacitance                    | 1.42                                        | —                                             | 5.30                                        | pF   | all channels       | —           |
| CP1    | Pin capacitance                    | 1.42                                        | —                                             | 4.38                                        | pF   | Precision channels | —           |
| CP1    | Pin capacitance                    | 1.61                                        | —                                             | 5.30                                        | pF   | Standard channels  | —           |
| CP2    | Analog Bus Capacitance             | 0.32                                        | —                                             | 4.18                                        | pF   | all channels       | —           |
| CP2    | Analog Bus Capacitance             | 0.32                                        | —                                             | 1.42                                        | pF   | Precision channels | —           |
| CP2    | Analog Bus Capacitance             | 0.497                                       | —                                             | 4.18                                        | pF   | Standard channels  | —           |
| RSW1   | Channel selection Switch impedance | 65.9                                        | —                                             | 1410                                        | Ohm  | all channels       | —           |
| RSW1   | Channel selection Switch impedance | 65.9                                        | —                                             | 712                                         | Ohm  | Precision channels | —           |
| RSW1   | Channel selection Switch impedance | 65.9                                        | —                                             | 1410                                        | Ohm  | Standard channels  | —           |

1. Appropriate decoupling capacitors to be used to filter noise on the supplies. See application note AN5032 for reference supply design for SAR\_ADC.
2. VSS and VREFL should be shorted on PCB. 100mV difference between VSS and VREFL is for transient only (not for DC).
3. This is ADC Input range for ADC accuracy guaranteed in this input range only. For SoC Pin capability, see Operation Condition Section.
4. Spec valid if potential difference between VDD\_HV\_A and VREFH should follow  $VDD\_HV\_A +0.1V \geq VREFH \geq VDD\_HV\_A -1.5V$
5. TUE spec for precision and standard channels is based on 12-bit level resolution.



### 9.5.2 Low Power Comparator (LPCMP)

Table 32. Low Power Comparator (LPCMP)

| Symbol      | Description                                                 | Min | Typ | Max | Unit | Condition        | Spec Number |
|-------------|-------------------------------------------------------------|-----|-----|-----|------|------------------|-------------|
| idda(IDHSS) | vdda Supply Current, High Speed Mode <sup>1,2</sup>         | —   | 240 | —   | uA   | —                | —           |
| idda(IDLSS) | vdda Supply Current, Low Speed Mode <sup>1,2</sup>          | —   | 17  | —   | uA   | —                | —           |
| idda(IDHSS) | vdda Supply Current, high speed mode, DAC only <sup>2</sup> | —   | 10  | —   | uA   | —                | —           |
| idda_lkg    | vdda Supply Current, module disabled <sup>2</sup>           | —   | 2   | —   | nA   | vdda=5.5V, T=25C | —           |
| TDHSB       | Propagation Delay, High Speed Mode <sup>3</sup>             | —   | —   | 200 | ns   | —                | —           |
| TDLSB       | Propagation Delay, Low Speed mode <sup>3</sup>              | —   | —   | 2   | us   | —                | —           |
| TDHSS       | Propagation Delay, High Speed Mode <sup>4</sup>             | —   | —   | 400 | ns   | —                | —           |
| TDLSS       | Propagation Delay, Low Speed mode <sup>4</sup>              | —   | —   | 5   | us   | —                | —           |
| TIDHS       | Initialization Delay, High Speed Mode <sup>5</sup>          | —   | —   | 3   | us   | —                | —           |

Table continues on the next page...

Table 32. Low Power Comparator (LPCMP)...*continued*

| Symbol  | Description                                       | Min  | Typ   | Max | Unit | Condition                         | Spec Number |
|---------|---------------------------------------------------|------|-------|-----|------|-----------------------------------|-------------|
| TIDLS   | Initialization Delay, Low Speed mode <sup>5</sup> | —    | —     | 30  | us   | —                                 | —           |
| VAIO    | Analog Input Offset Voltage, High Speed Mode      | -25  | +/-1  | 25  | mV   | —                                 | —           |
| VAIO    | Analog Input Offset Voltage, Low Speed mode       | -40  | +/- 5 | 40  | mV   | —                                 | —           |
| VAHYST0 | Analog Comparator Hysteresis, High Speed Mode     | —    | 0     | —   | mV   | HYSTCTR[1:0]= 2'b00               | —           |
| VAHYST1 | Analog Comparator Hysteresis, High Speed Mode     | —    | 14    | 41  | mV   | HYSTCTR[1:0]= 2'b01               | —           |
| VAHYST2 | Analog Comparator Hysteresis, High Speed Mode     | —    | 27    | 76  | mV   | HYSTCTR[1:0]= 2'b10               | —           |
| VAHYST3 | Analog Comparator Hysteresis, High Speed Mode     | —    | 40    | 111 | mV   | HYSTCTR[1:0]= 2'b11               | —           |
| VAHYST0 | Analog Comparator Hysteresis, Low Speed mode      | —    | 0     | —   | mV   | HYSTCTR[1:0]= 2'b00               | —           |
| VAHYST1 | Analog Comparator Hysteresis, Low Speed mode      | —    | 8     | 60  | mV   | HYSTCTR[1:0]= 2'b01               | —           |
| VAHYST2 | Analog Comparator Hysteresis, Low Speed mode      | —    | 15    | 113 | mV   | HYSTCTR[1:0]= 2'b10               | —           |
| VAHYST3 | Analog Comparator Hysteresis, Low Speed mode      | —    | 23    | 165 | mV   | HYSTCTR[1:0]= 2'b11               | —           |
| INL     | DAC integral linearity <sup>2,6,7</sup>           | -1   | —     | 1   | LSB  | vrefh_cmp = vdda, vrefl_cmp = vss | —           |
| INL     | DAC integral linearity <sup>2,6,7</sup>           | -1.5 | —     | 1.5 | LSB  | vrefh_cmp < vdda                  | —           |
| DNL     | DAC differential linearity <sup>2,7</sup>         | -1   | —     | 1   | LSB  | vrefh_cmp = vdda, vrefl_cmp = vss | —           |
| DNL     | DAC differential linearity <sup>2,7</sup>         | -1.5 | —     | 1.5 | LSB  | vrefh_cmp < vdda                  | —           |

Table continues on the next page...

Table 32. Low Power Comparator (LPCMP)...continued

| Symbol | Description             | Min | Typ | Max  | Unit | Condition | Spec Number |
|--------|-------------------------|-----|-----|------|------|-----------|-------------|
| tDDAC  | DAC Initialization time | —   | —   | 30   | us   | —         | —           |
| VAIN   | Analog input voltage    | 0   | —   | VDDA | V    | —         | —           |

1. Difference at input > 200mV
2. vdda is comparator HV supply and internally shorted to VDD\_HV\_A pin. vss is comparator ground
3. Applied +/- (100 mV + VAHYST0/1/2/3 + max. of VAI0) around switch point
4. Applied +/- (30 mV + VAHYST0/1/2/3 + max. of VAI0) around switch point
5. Applied  $\pm$  (100 mV + VAHYST0/1/2/3).
6. Calculation method used: Linear Regression Least Square Method
7. 1 LSB =  $(v_{refh\_cmp} - v_{refl\_cmp}) / 256$ . vrefh\_cmp and vrefl\_cmp are comparator reference high and low

For Comparator IN signals adjacent to VDD\_HV\_A/VDD\_HV\_B/VSS or XTAL/EXTAL or switching pins cross coupling may happen and hence hysteresis settings can be used to obtain the desired Comparator performance. Additionally an external capacitor to ground (1nF) should be used to filter noise on input signal. Also source drive should not be weak (Signal with <50K pull up/down is recommended).

For devices where the VDD\_HV\_B domain is present, LPCMP0 channels must only be selected/enabled when VDD\_HV\_A >= VDD\_HV\_B. These channels must be disabled when VDD\_HV\_A goes below VDD\_HV\_B.



Figure 8. Typical Hysteresis vs VAIN (VDD\_HV\_A = 3.3 V, High Speed Mode)



### 9.5.3 Temperature Sensor

The temperature sensor measures the junction temperature  $T_j$  at the location where it is placed on die. The local  $T_j$  is modulated by current and previous active state of the circuit elements on die.

The table below gives the specification for the MCU on-die temperature sensor.

Table 33. Temperature Sensor

| Symbol    | Description                                                         | Min | Typ | Max | Unit | Condition                 | Spec Number |
|-----------|---------------------------------------------------------------------|-----|-----|-----|------|---------------------------|-------------|
| TS_TJ     | Junction temperature monitoring range                               | -40 | —   | 150 | °C   | —                         | —           |
| TS_IV25   | ON state current consumption on V25                                 | —   | 400 | —   | μA   | ETS_EN=1                  | —           |
| TS_ACC1   | Temperature output error at circuit output (Voltage) <sup>1,2</sup> | -5  | 0   | +5  | °C   | 100 °C < $T_j$ <= 150 °C  | —           |
| TS_ACC2   | Temperature output error at circuit output (Voltage) <sup>1,2</sup> | -10 | 0   | +10 | °C   | -40 °C <= $T_j$ <= 100 °C | —           |
| TS_TSTART | Circuit start up time                                               | —   | 4   | 30  | μs   | —                         | —           |
| TS_TADCSA | Required ADC sampling time <sup>1</sup>                             | 1.2 | —   | —   | μs   | —                         | —           |

1. Required ADC sampling time specified by parameter TS\_TADCSA needs to be used at the ADC conversion to guarantee the specified accuracy. A smaller sampling time leads to a less accurate result.
2. The error caused by ADC conversion and provided temperature calculation formula is not included.

### 9.5.4 Supply Diagnosis

The table below gives the specification for the on die supply diagnosis.

Table 34. Supply Diagnosis

| Symbol    | Description                                                         | Min | Typ | Max | Unit | Condition | Spec Number |
|-----------|---------------------------------------------------------------------|-----|-----|-----|------|-----------|-------------|
| AN_ACC    | Offset to internally monitored supply at ADC input <sup>1,2,3</sup> | -5  | 0   | 5   | %    | —         | —           |
| AN_T_on   | Switching time from closed (OFF) to conducting (ON) <sup>1</sup>    | —   | 2.5 | 12  | ns   | —         | —           |
| AN_TADCSA | Required ADC sampling time <sup>2</sup>                             | 1.2 | —   | —   | μs   | —         | —           |

1. These specs will have degraded performance when used in extended supply voltage operation range, i.e. normal supply voltage range specification is exceeded.
2. Required ADC sampling time specified by parameter AN\_TADCSA needs to be used at the ADC conversion to guarantee the specified accuracy. A smaller sampling time leads to a less accurate result.
3. If  $V_{15} > V_{DD\_HV\_A} + 100\text{mV}$  then the  $V_{15}$  measurement via anamux may be imprecise.

## 9.6 Clocking modules

### 9.6.1 FIRC

Table 35. FIRC

| Symbol | Description                                                                      | Min | Typ | Max | Unit | Condition | Spec Number |
|--------|----------------------------------------------------------------------------------|-----|-----|-----|------|-----------|-------------|
| fFIRC  | FIRC nominal Frequency                                                           | —   | 48  | —   | MHz  | —         | —           |
| FACC   | FIRC Frequency deviation across process, voltage, and temperature after trimming | -5  | —   | 5   | %    | —         | —           |
| TSTART | Startup Time <sup>1</sup>                                                        | —   | 10  | 25  | us   | —         | —           |

1. Startup time is for reference only.

### 9.6.2 SIRC

Table 36. SIRC

| Symbol      | Description                                                                      | Min | Typ | Max | Unit | Condition | Spec Number |
|-------------|----------------------------------------------------------------------------------|-----|-----|-----|------|-----------|-------------|
| fSIRC       | SIRC nominal Frequency                                                           | —   | 32  | —   | KHz  | —         | —           |
| fSIRC_ACC   | SIRC Frequency deviation across process, voltage, and temperature after trimming | -10 | —   | 10  | %    | —         | —           |
| TSIRC_start | SIRC Startup Time <sup>1</sup>                                                   | —   | —   | 3   | ms   | —         | —           |
| TSIRC_DC    | SIRC duty cycle                                                                  | 30  | —   | 70  | %    | —         | —           |

1. Startup time is for information only.

### 9.6.3 FXOSC

Table 37. FXOSC

| Symbol      | Description                                            | Min | Typ | Max | Unit | Condition | Spec Number |
|-------------|--------------------------------------------------------|-----|-----|-----|------|-----------|-------------|
| FREQ_BYPASS | Input clock frequency in bypass mode <sup>1</sup>      | —   | —   | 50  | MHz  | —         | —           |
| TRF_BYPASS  | Input clock rise/fall time in bypass mode <sup>1</sup> | —   | —   | 5   | ns   | —         | —           |

Table continues on the next page...

Table 37. FXOSC...continued

| Symbol                 | Description                                                                                    | Min    | Typ   | Max      | Unit | Condition                     | Spec Number |
|------------------------|------------------------------------------------------------------------------------------------|--------|-------|----------|------|-------------------------------|-------------|
| CLKIN_DUTY_BYPASS      | Input clock duty cycle in bypass mode <sup>1</sup>                                             | 47.5   | —     | 52.5     | %    | —                             | —           |
| FXOSC_CLK              | output clock frequency in crystal mode                                                         | 8      | —     | 40       | MHz  | —                             | —           |
| TFXOSC                 | Fxosc start up time (ALC enabled) <sup>2</sup>                                                 | —      | —     | 2        | ms   | —                             | —           |
| IFXOSC                 | Oscillator Analog circuit supply current, V25 supply (ALC enable)                              | —      | —     | 1        | mA   | using 8, 16 or 40 MHz crystal | —           |
| IFXOSC                 | Oscillator Analog circuit supply current, V25 supply (ALC disabled)                            | —      | —     | 2.7      | mA   | using 8, 16 or 40 MHz crystal | —           |
| EXTAL_SWING_PP         | Peak-to-peak voltage swing on EXTAL pin in crystal oscillator mode (ALC enabled)               | 0.3    | —     | 1.4      | V    | —                             | —           |
| EXTAL_SWING_PP         | Peak-to-peak voltage swing on EXTAL pin in crystal oscillator mode (ALC disabled) <sup>3</sup> | 1.2    | —     | 2.75     | V    | —                             | —           |
| CLKIN_VIL_EXTAL_BYPASS | Input clock low level in bypass mode                                                           | 0      | —     | vref-1   | V    | vref=0.5*VDD_HV_A             | —           |
| CLKIN_VIH_EXTAL_BYPASS | Input clock high level in bypass mode                                                          | vref+1 | —     | VDD_HV_A | V    | vref=0.5*VDD_HV_A             | —           |
| VSB                    | Self Bias Voltage                                                                              | 350    | —     | 850      | mV   | —                             | —           |
| GM                     | Amplifier Transconductance                                                                     | 9.7    | 14.04 | 18.5     | mA/V | GM_SEL[3:0] = 4'b1111         | —           |

1. For bypass mode applications, the EXTAL pin should be driven low when FXOSC is in off/disabled state.
2. The startup time specification is valid only when the recommended crystal and load capacitors are used. For higher load capacitances, the actual startup time might be higher.
3. The recommended gm setting to ensure extal swing < 2.75V at 8MHz in ALC-disabled mode is gm=4'b0010. Recommended gm settings in ALC-disabled mode for all other supported frequencies and crystals remain the same.

To ensure stable oscillations, FXOSC incorporates the feedback resistance internally.

Drive level is a crystal specification and if crystal load capacitance is increased beyond the recommended value, it may violate the crystal drive level rating. In such cases, contact NXP sales representative for selecting the correct crystal.

Crystal oscillator circuit provides stable oscillations when  $gm_{XOSC} > 5 * gm_{crit}$ . The  $gm_{crit}$  is defined as:  
 $gm_{crit} = 4 * (ESR + RS) * (2\pi F)^2 * (C_0 + C_L)^2$

where:

- $gm_{XOSC}$  is the transconductance of the internal oscillator circuit
- $ESR$  is the equivalent series resistance of the external crystal
- $RS$  is the series resistance connected between XTAL pin and external crystal for current limitation
- $F$  is the external crystal oscillation frequency
- $C_0$  is the shunt capacitance of the external crystal
- $CL$  is the external crystal total load capacitance.  $CL = Cs + [C1 * C2 / (C1 + C2)]$
- $Cs$  is stray or parasitic capacitance on the pin due to any PCB traces
- $C1, C2$  external load capacitances on EXTAL and XTAL pins

See manufacture datasheet for external crystal component values

Figure 12. Oscillation build-up equation



Figure 13. Block diagram

#### 9.6.4 PLL

Jitter values specified in this table are applicable for FXOSC reference clock input only.

Table 38. PLL

| Symbol        | Description                                     | Min  | Typ | Max  | Unit | Condition                                                        | Spec Number |
|---------------|-------------------------------------------------|------|-----|------|------|------------------------------------------------------------------|-------------|
| FPLL_in       | PLL input frequency                             | 8    | —   | 40   | MHz  | This is the frequency after the Reference Divider within the PLL | —           |
| FPLL_out      | PLL output frequency (PLL_PHIn_CLK)             | 25   | —   | 320  | MHz  | —                                                                | —           |
| FPLL_vcoRange | VCO Frequency range                             | 640  | —   | 1280 | MHz  | —                                                                | —           |
| FPLL_DS       | Modulation Depth (down spread)                  | -0.5 | —   | -3   | %    | —                                                                | —           |
| FPLL_FM       | Modulation frequency                            | —    | —   | 32   | KHz  | —                                                                | —           |
| TPLL_start    | PLL lock time                                   | —    | —   | 1    | ms   | —                                                                | —           |
| JPLL_cyc      | PLL period jitter (pk-pk) <sup>1,2,3</sup>      | —    | —   | 353  | ps   | FPLL_out = 120MHz, Integer Mode                                  | —           |
| JPLL_cyc      | PLL period jitter (pk-pk) <sup>1,2,3</sup>      | —    | —   | 853  | ps   | FPLL_out = 120MHz, Fractional Mode                               | —           |
| JPLL_acc      | PLL accumulated jitter (pk-pk) <sup>1,2,3</sup> | —    | —   | 840  | ps   | FPLL_out = 120MHz, Integer Mode                                  | —           |
| JPLL_acc      | PLL accumulated jitter (pk-pk) <sup>1,2,3</sup> | —    | —   | 1680 | ps   | FPLL_out = 120MHz, Fractional Mode                               | —           |

1. For SSCG, jitter due to systematic modulation needs to be added as per applied modulation. Accumulated jitter specification is not valid with SSCG
2. Jitter numbers calculated by extrapolating RMS jitter numbers to +/- 7 sigma .
3. Jitter numbers are valid only at IP boundary and does not include any degradation due to IO pad for clock measurement.

## 9.7 Communication modules

### 9.7.1 LPSPI

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with controller and peripheral operations. Many of the transfer attributes are programmable. The following table provides timing characteristics for classic LPSPI timing modes.

1. All timing is shown with respect to 50% VDD\_HV\_A/B thresholds.
2. All measurements are with maximum output load of 30 pF, input transition of 1 ns and pad configured with fastest slew setting (DSE = 1'b1).

Table 39. LPSPI

| Symbol  | Description                           | Min | Typ | Max | Unit | Condition  | Spec Number |
|---------|---------------------------------------|-----|-----|-----|------|------------|-------------|
| fperiph | Peripheral Frequency <sup>1,2,3</sup> | —   | —   | 40  | MHz  | Controller | —           |

Table continues on the next page...

Table 39. LPSPI...continued

| Symbol  | Description                                          | Min          | Typ | Max          | Unit | Condition           | Spec Number |
|---------|------------------------------------------------------|--------------|-----|--------------|------|---------------------|-------------|
| fperiph | Peripheral Frequency <sup>1,2,3</sup>                | —            | —   | 40           | MHz  | Peripheral          | —           |
| fperiph | Peripheral Frequency <sup>2,3,4</sup>                | —            | —   | 80           | MHz  | Controller Loopback | —           |
| fop     | Operating frequency                                  | —            | —   | 15           | MHz  | Peripheral          | 1           |
| fop     | Operating frequency                                  | —            | —   | 15           | MHz  | Controller          | 1           |
| fop     | Operating frequency <sup>5</sup>                     | —            | —   | 10           | MHz  | Peripheral_10Mbps   | 1           |
| fop     | Operating frequency <sup>5</sup>                     | —            | —   | 10           | MHz  | Controller_10Mbps   | 1           |
| fop     | Operating frequency <sup>4,6</sup>                   | —            | —   | 20           | MHz  | Controller Loopback | 1           |
| tSPSCK  | SPSCK period                                         | 66           | —   | —            | ns   | Peripheral          | 2           |
| tSPSCK  | SPSCK period                                         | 66           | —   | —            | ns   | Controller          | 2           |
| tSPSCK  | SPSCK period <sup>4</sup>                            | 50           | —   | —            | ns   | Controller Loopback | 2           |
| tSPSCK  | SPSCK period                                         | 100          | —   | —            | ns   | Controller_10Mbps   | 2           |
| tSPSCK  | SPSCK period                                         | 100          | —   | —            | ns   | Peripheral_10Mbps   | 2           |
| tLEAD   | Enable lead time (PCS to SPSCK delay) <sup>7</sup>   | tSPSCK/2     | —   | —            | ns   | Peripheral          | 3           |
| tLEAD   | Enable lead time (PCS to SPSCK delay) <sup>7</sup>   | 30           | —   | —            | ns   | Controller          | 3           |
| tLEAD   | Enable lead time (PCS to SPSCK delay) <sup>4,7</sup> | 30           | —   | —            | ns   | Controller Loopback | 3           |
| tLAG    | Enable lag time (After SPSCK delay) <sup>8</sup>     | tSPSCK/2     | —   | —            | ns   | Peripheral          | 4           |
| tLAG    | Enable lag time (After SPSCK delay) <sup>8</sup>     | 30           | —   | —            | ns   | Controller          | 4           |
| tLAG    | Enable lag time (After SPSCK delay) <sup>4,8</sup>   | 30           | —   | —            | ns   | Controller Loopback | 4           |
| tWSPCK  | Clock (SPSCK) time (SPSCK duty cycle) <sup>9</sup>   | tSPSCK/2 - 3 | —   | tSPSCK/2 + 3 | ns   | Peripheral          | 5           |

Table continues on the next page...

Table 39. LPSPI...continued

| Symbol | Description                                          | Min          | Typ | Max          | Unit | Condition           | Spec Number |
|--------|------------------------------------------------------|--------------|-----|--------------|------|---------------------|-------------|
| tWSPCK | Clock (SPSCK) time (SPSCK duty cycle) <sup>9</sup>   | tSPSCK/2 - 3 | —   | tSPSCK/2 + 3 | ns   | Controller          | 5           |
| tWSPCK | Clock (SPSCK) time (SPSCK duty cycle) <sup>4,9</sup> | tSPSCK/2 - 3 | —   | tSPSCK/2 + 3 | ns   | Controller Loopback | 5           |
| tSU    | Data setup time(inputs)                              | 6            | —   | —            | ns   | Peripheral          | 6           |
| tSU    | Data setup time(inputs)                              | 25           | —   | —            | ns   | Controller          | 6           |
| tSU    | Data setup time(inputs)                              | 5            | —   | —            | ns   | Peripheral_10Mbps   | 6           |
| tSU    | Data setup time(inputs)                              | 36           | —   | —            | ns   | Controller_10Mbps   | 6           |
| tSU    | Data setup time(inputs) <sup>4</sup>                 | 6            | —   | —            | ns   | Controller_Loopback | 6           |
| tHI    | Data hold time(inputs)                               | 3            | —   | —            | ns   | Peripheral          | 7           |
| tHI    | Data hold time(inputs)                               | 0            | —   | —            | ns   | Controller          | 7           |
| tHI    | Data hold time(inputs)                               | 4            | —   | —            | ns   | Peripheral_10Mbps   | 7           |
| tHI    | Data hold time(inputs)                               | 0            | —   | —            | ns   | Controller_10Mbps   | 7           |
| tHI    | Data hold time(inputs) <sup>4</sup>                  | 3            | —   | —            | ns   | Controller Loopback | 7           |
| tA     | Peripheral access time                               | —            | —   | 50           | ns   | Peripheral          | 8           |
| tDIS   | Peripheral MISO (SOUT) disable time                  | —            | —   | 50           | ns   | Peripheral          | 9           |
| tV     | Data valid (after SPSCK edge) <sup>10</sup>          | —            | —   | 26           | ns   | Peripheral          | 10          |
| tV     | Data valid (after SPSCK edge) <sup>10</sup>          | —            | —   | 14           | ns   | Controller          | 10          |
| tV     | Data valid (after SPSCK edge) <sup>10</sup>          | —            | —   | 36           | ns   | Peripheral_10Mbps   | 10          |
| tV     | Data valid (after SPSCK edge) <sup>10</sup>          | —            | —   | 21           | ns   | Controller_10Mbps   | 10          |

Table continues on the next page...

Table 39. LPSPI...continued

| Symbol | Description                                   | Min | Typ | Max  | Unit | Condition           | Spec Number |
|--------|-----------------------------------------------|-----|-----|------|------|---------------------|-------------|
| tV     | Data valid (after SPSCK edge) <sup>4,10</sup> | —   | —   | 17.5 | ns   | Controller Loopback | 10          |
| tHO    | Data hold time (outputs) <sup>10</sup>        | 3   | —   | —    | ns   | Peripheral          | 11          |
| tHO    | Data hold time (outputs) <sup>10</sup>        | -8  | —   | —    | ns   | Controller          | 11          |
| tHO    | Data hold time (outputs) <sup>10</sup>        | 3   | —   | —    | ns   | Peripheral_10Mbps   | 11          |
| tHO    | Data hold time (outputs) <sup>10</sup>        | -15 | —   | —    | ns   | Controller_10Mbps   | 11          |
| tHO    | Data hold time (outputs) <sup>4,10</sup>      | -2  | —   | —    | ns   | Controller Loopback | 11          |
| tRI/FI | Rise/Fall time input <sup>11</sup>            | —   | —   | 1    | ns   | Peripheral          | —           |
| tRI/FI | Rise/Fall time input <sup>11</sup>            | —   | —   | 1    | ns   | Controller          | —           |
| tRI/FI | Rise/Fall time input <sup>4,11</sup>          | —   | —   | 1    | ns   | Controller Loopback | —           |

1. For LPSPI0 instance, max. peripheral frequency is equal to AIPS\_PLAT\_CLK.
2.  $t_{periph} = 1/f_{periph}$
3.  $f_{periph} = \text{LPSPI peripheral clock}$
4. Controller Loopback mode: In this mode LPSPI\_SCK clock is delayed for sampling the input data which is enabled by setting LPSPI\_CFGR1[SAMPLE] bit as 1.
5. These specifications apply to the SPI operation, as Controller or Peripheral, at up to 10 Mbps for the combinations not indicated in the table below. Unless otherwise noted, all other 'Controller' and 'Peripheral' specifications are also applicable in the 10Mbps configurations. See table "LPSPI 20 MHz and 15 MHz Combinations".
6. LPSPI0 support up to 20MHz on fast pin.
7. Minimum configuration value for CCR[PCSSCK] field is 3(0x00000011).
8. Minimum configuration value for CCR[SCKPCS] field is 3(0x00000011).
9. While selecting odd dividers, ensure Duty Cycle is meeting this parameter.
10. Output rise/fall time is determined by the output load and GPIO pad drive strength setting. See the GPIO specifications for detail.
11. The input rise/fall time specification applies to both clock and data, and is required to guarantee related timing parameters.



Figure 14. LPSPI Peripheral Mode Timing (CPHA=1)



Figure 15. LPSPI Peripheral Mode Timing (CPHA=0)



Figure 16. LPSPI Controller Mode Timing (CPHA=0)



### 9.7.2 I<sup>2</sup>C

See I/O parameters for I<sup>2</sup>C specification.

For supported baud rate see section 'Chip-specific LPI2C information' of the Reference Manual.

### 9.7.3 FlexCAN characteristics

See I/O parameters for FlexCAN specification.

For supported baud rate, see section 'Protocol timing' of the Reference Manual.

### 9.7.4 LPUART specifications

See I/O parameters for LPUART specifications.

## 9.8 Debug modules

### 9.8.1 JTAG electrical specifications

The following table describes the JTAG electrical characteristics. These specifications apply to JTAG and boundary scan. Measurements are with maximum output load of 30pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0.

Table 40. JTAG electrical specifications

| Symbol       | Description                   | Min | Typ | Max | Unit | Condition | Spec Number |
|--------------|-------------------------------|-----|-----|-----|------|-----------|-------------|
| tJCYC        | TCK cycle time <sup>1,2</sup> | 30  | —   | —   | ns   | —         | 1           |
| tJDC         | TCK clock pulse width         | 40  | —   | 60  | %    | —         | 2           |
| tTCKRISE     | TCK rise/fall times (40%-70%) | —   | —   | 1   | ns   | —         | 3           |
| tTMSS, tTDIS | TMS, TDI data setup time      | 5   | —   | —   | ns   | —         | 4           |

Table continues on the next page...

Table 40. JTAG electrical specifications...continued

| Symbol       | Description                                            | Min | Typ | Max | Unit | Condition | Spec Number |
|--------------|--------------------------------------------------------|-----|-----|-----|------|-----------|-------------|
| tTMSH, tTDIH | TMS, TDI data hold time                                | 5   | —   | —   | ns   | —         | 5           |
| tTDOV        | TCK low to TDO data valid <sup>3</sup>                 | —   | —   | 22  | ns   | —         | 6           |
| tTDOI        | TCK low to TDO data invalid                            | 0   | —   | —   | ns   | —         | 7           |
| tTDOHZ       | TCK low to TDO high impedance                          | —   | —   | 22  | ns   | —         | 8           |
| tBSDV        | TCK falling edge to output valid <sup>4</sup>          | —   | —   | 600 | ns   | —         | 11          |
| tBSDVZ       | TCK falling edge to output valid out of high impedance | —   | —   | 600 | ns   | —         | 12          |
| tBSDHZ       | TCK falling edge to output high impedance              | —   | —   | 600 | ns   | —         | 13          |
| tBSDST       | Boundary scan input valid to TCK rising edge           | 15  | —   | —   | ns   | —         | 14          |
| tBSDHT       | TCK rising edge to boundary scan input invalid         | 15  | —   | —   | ns   | —         | 15          |

1. This timing applies to TDI, TDO, TMS pins, however, actual frequency is limited by pad type for EXTEST instructions. Refer to pad specification for allowed transition frequency
2. Cycle time is 30ns assuming full cycle timing. Cycle time is 60ns assuming half cycle timing.
3. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.
4. Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay.



Figure 18. JTAG TCK Input Timing



Figure 19. JTAG Test Access Port Timing



Figure 20. Boundary Scan Timing

### 9.8.2 SWD electrical specifications

The following table describes the SWD electrical characteristics. Measurements are with maximum output load of 30pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0.

Table 41. SWD electrical specifications

| Symbol | Description                                            | Min    | Typ | Max | Unit | Condition | Spec Number |
|--------|--------------------------------------------------------|--------|-----|-----|------|-----------|-------------|
| S1     | SWD_CLK frequency                                      | —      | —   | 33  | MHz  | —         | S1          |
| S2     | SWD_CLK cycle period                                   | 1 / S1 | —   | —   | ns   | —         | S2          |
| S3     | SWD_CLK pulse width                                    | 40     | —   | 60  | %    | —         | S3          |
| S4     | SWD_CLK rise and fall times                            | —      | —   | 1   | ns   | —         | S4          |
| S9     | SWD_DIO input data setup time to SWD_CLK rise          | 5      | —   | —   | ns   | —         | S9          |
| S10    | SWD_DIO input data hold time after SWD_CLK rising edge | 5      | —   | —   | ns   | —         | S10         |
| S11    | SWD_CLK high to SWD_DIO output data valid              | —      | —   | 22  | ns   | —         | S11         |
| S12    | SWD_CLK high to SWD_DIO output data hi-Z               | —      | —   | 22  | ns   | —         | S12         |
| S13    | SWD_CLK high to SWD_DIO output data invalid            | 0      | —   | —   | ns   | —         | S13         |



Figure 21. SWD Input Clock Timing



Figure 22. SWD Output Data Timing

## 10 S32M24x MCU electrical specifications

### 10.1 General

#### 10.1.1 LVR, LVD and POR operating requirements

Table 42.  $V_{DD}$  supply LVR, LVD and POR operating requirements for S32M241 and S32M242 series<sup>1</sup>

| Symbol          | Description                                        | Min. | Typ.  | Max. | Unit | Notes        |
|-----------------|----------------------------------------------------|------|-------|------|------|--------------|
| $V_{POR}$       | Rising and falling $V_{DD}$ POR detect voltage     | 1.1  | 1.6   | 2.0  | V    |              |
| $V_{LVR}$       | LVR falling threshold (RUN, HSRUN, and STOP modes) | 2.50 | 2.58  | 2.7  | V    |              |
| $V_{LVR\_HYST}$ | LVR hysteresis                                     | —    | 45    | —    | mV   | <sup>2</sup> |
| $V_{LVR\_LP}$   | LVR falling threshold (VLPS/VLPR modes)            | 1.97 | 2.22  | 2.44 | V    |              |
| $V_{LVD}$       | Falling low-voltage detect threshold               | 2.8  | 2.875 | 3    | V    |              |
| $V_{LVD\_HYST}$ | LVD hysteresis                                     | —    | 50    | —    | mV   | <sup>2</sup> |
| $V_{LVW}$       | Falling low-voltage warning threshold              | 4.19 | 4.305 | 4.5  | V    |              |
| $V_{LVW\_HYST}$ | LVW hysteresis                                     | —    | 75    | —    | mV   | <sup>2</sup> |
| $V_{BG}$        | Bandgap voltage reference                          | 0.97 | 1.00  | 1.03 | V    |              |

1. In 3.3 V range, the  $V_{LVW}$  is always set since supply remains below  $V_{LVW}$  range. Hence PMC.LVDSC2[LVWIE] should remain cleared while device operates in 3.3 V range.
2. Rising threshold is the sum of falling threshold and hysteresis voltage.

Table 43.  $V_{DD}$  supply LVR and POR operating requirements for S32M243 and S32M244 series<sup>1</sup>

| Symbol    | Description                                    | Min. | Typ. | Max. | Unit | Notes |
|-----------|------------------------------------------------|------|------|------|------|-------|
| $V_{POR}$ | Rising and falling $V_{DD}$ POR detect voltage | 1.1  | 1.6  | 2.0  | V    |       |

Table continues on the next page...

Table 43.  $V_{DD}$  supply LVR and POR operating requirements for S32M243 and S32M244 series<sup>1</sup> ...continued

| Symbol                     | Description                                | Min. | Typ.  | Max. | Unit | Notes        |
|----------------------------|--------------------------------------------|------|-------|------|------|--------------|
| $V_{LVR}$                  | LVR falling threshold (RUN and STOP modes) | 2.95 | 3.02  | 3.07 | V    |              |
| $V_{LVR\_HYST}$            | LVR hysteresis                             | —    | 45    | —    | mV   | <sup>2</sup> |
| $V_{LVR\_LP}$ <sup>3</sup> | LVR falling threshold (VLPS/VLPR modes)    | 2.06 | 2.26  | 2.46 | V    |              |
| $V_{LVW}$                  | Falling low-voltage warning threshold      | 4.17 | 4.305 | 4.5  | V    |              |
| $V_{LVW\_HYST}$            | LVW hysteresis                             | —    | 75    | —    | mV   | <sup>2</sup> |
| $V_{BG}$                   | Bandgap voltage reference                  | 0.97 | 1.00  | 1.03 | V    |              |

1. In 3.3 V range, the VLWV is always set since supply remains below VLWV range. Hence PMC.LVDSC2[LVWIE] should remain cleared while device operates in 3.3 V range.
2. Rising threshold is the sum of falling threshold and hysteresis voltage.
3. An internal monitor could reset the chip at a higher supply level, but 3.13 V onward the chip is fully functional.

### 10.1.2 Power mode transition operating behaviors

All specifications in the following table assume this clock configuration:

Table 44. Clock configuration

|                  | S32M241 and S32M242       | S32M243 and S32M244 |
|------------------|---------------------------|---------------------|
| RUN mode         |                           |                     |
| Clock source     | FIRC                      | FIRC                |
| SYS_CLK/CORE_CLK | 48 MHz                    | 48 MHz              |
| BUS_CLK          | 48 MHz                    | 48 MHz              |
| FLASH_CLK        | 24 MHz                    | 16 MHz              |
| VLPR mode        |                           |                     |
| Clock source     | SIRC                      | SIRC                |
| SYS_CLK/CORE_CLK | 4 MHz                     | 1 MHz               |
| BUS_CLK          | 4 MHz                     | 1 MHz               |
| FLASH_CLK        | 1 MHz                     | 0.25                |
| STOP1/STOP2 mode |                           |                     |
| Clock source     | FIRC                      | FIRC                |
| SYS_CLK/CORE_CLK | 48 MHz                    | 48 MHz              |
| BUS_CLK          | 48 MHz                    | 48 MHz              |
| FLASH_CLK        | 24 MHz                    | 16 MHz              |
| VLPS mode        |                           |                     |
|                  | All clock source disabled |                     |

Table 45. Power mode transition operating behaviors for S32M241 and S32M242 series

| Symbol    | Description                                                                                                                                                       | Min. | Typ.  | Max.  | Unit |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|------|
| $t_{POR}$ | After a POR event, amount of time from the point $V_{DD}$ reaches 2.7 V to execution of the first instruction across the operating temperature range of the chip. | —    | 325   | —     | μs   |
|           | VLPS → RUN                                                                                                                                                        | 8    | —     | 17    | μs   |
|           | STOP1 → RUN                                                                                                                                                       | 0.07 | 0.075 | 0.08  | μs   |
|           | STOP2 → RUN                                                                                                                                                       | 0.07 | 0.075 | 0.08  | μs   |
|           | VLPR → RUN                                                                                                                                                        | 19   | —     | 26    | μs   |
|           | VLPR → VLPS                                                                                                                                                       | 5.1  | 5.7   | 6.5   | μs   |
|           | VLPS → VLPR                                                                                                                                                       | 18.8 | 23    | 27.75 | μs   |
|           | RUN → Compute operation                                                                                                                                           | 0.72 | 0.75  | 0.77  | μs   |
|           | RUN → STOP1                                                                                                                                                       | 0.35 | 0.38  | 0.4   | μs   |
|           | RUN → STOP2                                                                                                                                                       | 0.2  | 0.23  | 0.25  | μs   |
|           | RUN → VLPS                                                                                                                                                        | 0.3  | 0.35  | 0.4   | μs   |
|           | RUN → VLPR                                                                                                                                                        | 3.5  | 3.8   | 5     | μs   |
|           | VLPS → Asynchronous DMA Wakeup                                                                                                                                    | 105  | 110   | 125   | μs   |
|           | STOP1 → Asynchronous DMA Wakeup                                                                                                                                   | 1    | 1.1   | 1.3   | μs   |
|           | STOP2 → Asynchronous DMA Wakeup                                                                                                                                   | 1    | 1.1   | 1.3   | μs   |
|           | Pin reset → Code execution                                                                                                                                        | —    | 214   | —     | μs   |

Table 46. Power mode transition operating behaviors for S32M243 and S32M244 series

| Symbol    | Description                                                                                                                                                        | Min. | Typ.  | Max.  | Unit |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|------|
| $t_{POR}$ | After a POR event, amount of time from the point $V_{DD}$ reaches 3.13 V to execution of the first instruction across the operating temperature range of the chip. | —    | 375   | —     | μs   |
|           | VLPS → RUN                                                                                                                                                         | 8    | —     | 17    | μs   |
|           | STOP1 → RUN                                                                                                                                                        | 0.07 | 0.075 | 0.08  | μs   |
|           | STOP2 → RUN                                                                                                                                                        | 0.07 | 0.075 | 0.08  | μs   |
|           | VLPR → RUN                                                                                                                                                         | 152  | —     | 208   | μs   |
|           | VLPR → VLPS                                                                                                                                                        | 25   | 34    | 39    | μs   |
|           | VLPS → VLPR                                                                                                                                                        | 18.8 | 23    | 27.75 | μs   |
|           | RUN → Compute operation                                                                                                                                            | 0.72 | 0.75  | 0.77  | μs   |
|           | RUN → STOP1                                                                                                                                                        | 0.35 | 0.38  | 0.4   | μs   |
|           | RUN → STOP2                                                                                                                                                        | 0.2  | 0.23  | 0.25  | μs   |
|           | RUN → VLPS                                                                                                                                                         | 0.3  | 0.35  | 0.4   | μs   |

Table continues on the next page...

Table 46. Power mode transition operating behaviors for S32M243 and S32M244 series...continued

| Symbol | Description                     | Min. | Typ. | Max. | Unit |
|--------|---------------------------------|------|------|------|------|
|        | RUN → VLPR                      | 7    | 7.6  | 10   | μs   |
|        | VLPS → Asynchronous DMA Wakeup  | 105  | 110  | 125  | μs   |
|        | STOP1 → Asynchronous DMA Wakeup | 1    | 1.1  | 1.3  | μs   |
|        | STOP2 → Asynchronous DMA Wakeup | 1    | 1.1  | 1.3  | μs   |
|        | Pin reset → Code execution      | —    | 255  | —    | μs   |

## 10.2 I/O parameters

### 10.2.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



Figure 23. Input signal measurement reference

### 10.2.2 General AC specifications

These general purpose specifications apply to all signals configured for GPIO, UART, and timers.

Table 47. General switching specifications

| Symbol | Description                                                                                                  | Min.                                  | Max. | Unit             | Notes               |
|--------|--------------------------------------------------------------------------------------------------------------|---------------------------------------|------|------------------|---------------------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                           | 1.5                                   | —    | Bus clock cycles | <a href="#">1 2</a> |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, passive filter disabled) — Asynchronous path | 50                                    | —    | ns               | <a href="#">3</a>   |
| WFRST  | RESET input filtered pulse                                                                                   | —                                     | 10   | ns               | <a href="#">4</a>   |
| WNFRST | RESET input not filtered pulse                                                                               | Maximum of (100 ns, bus clock period) | —    | ns               | <a href="#">5</a>   |

1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop and VLPS modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
2. The greater of synchronous and asynchronous timing must be met.
3. These pins do not have a passive filter on the inputs. This is the shortest pulse width that is guaranteed to be recognized.

4. Maximum length of **RESET** pulse which will be the filtered by internal filter only if PCR\_PTA5[PFE] is at its reset value of 1'b1.
5. Minimum length of **RESET** pulse, guaranteed not to be filtered by the internal filter only if PCR\_PTA5[PFE] is at its reset value of 1'b1. This number depends on the bus clock period also. In this case, minimum pulse width which will cause reset is 250 ns. For faster clock frequencies which have clock period less than 100 ns, the minimum pulse width not filtered will be 100 ns. After this filtering mechanism, the software has an option to put additional filtering in addition to this, by means of PCM\_RPC register and/or PORT\_DFER register for PTA5.

### 10.2.3 DC electrical specifications at 3.3 V Range

#### NOTE

For details on the pad types defined in [Table 48](#) and [Table 50](#), see Reference Manual section *IO Signal Table* and IO Signal Description Input Multiplexing sheet(s) attached with Reference Manual.

**Table 48. DC electrical specifications at 3.3 V Range for S32M242 series**

| Symbol                                        | Parameter                                                                      | Value                |       |                     | Unit    | Notes             |
|-----------------------------------------------|--------------------------------------------------------------------------------|----------------------|-------|---------------------|---------|-------------------|
|                                               |                                                                                | Min.                 | Typ.  | Max.                |         |                   |
| $V_{DD}$                                      | I/O Supply Voltage                                                             | 2.7                  | 3.3   | 4                   | V       |                   |
| $V_{ih}$                                      | Input Buffer High Voltage                                                      | $0.7 \times V_{DD}$  | —     | $V_{DD} + 0.3$      | V       | <a href="#">1</a> |
| $V_{il}$                                      | Input Buffer Low Voltage                                                       | $V_{SS} - 0.3$       | —     | $0.3 \times V_{DD}$ | V       | <a href="#">2</a> |
| $V_{hys}$                                     | Input Buffer Hysteresis                                                        | $0.06 \times V_{DD}$ | —     | —                   | V       |                   |
| $I_{oh_{GPIO}}$<br>$I_{oh_{GPIO-HD\_DSE\_0}}$ | I/O current source capability measured when pad $V_{oh} = (V_{DD} - 0.8$ V)    | 3.5                  | —     | —                   | mA      |                   |
| $I_{ol_{GPIO}}$<br>$I_{ol_{GPIO-HD\_DSE\_0}}$ | I/O current sink capability measured when pad $V_{ol} = 0.8$ V                 | 3                    | —     | —                   | mA      |                   |
| $I_{oh_{GPIO-HD\_DSE\_1}}$                    | I/O current source capability measured when pad $V_{oh} = (V_{DD} - 0.8$ V)    | 14                   | —     | —                   | mA      | <a href="#">3</a> |
| $I_{ol_{GPIO-HD\_DSE\_1}}$                    | I/O current sink capability measured when pad $V_{ol} = 0.8$ V                 | 12                   | —     | —                   | mA      | <a href="#">3</a> |
| $I_{oh_{GPIO-FAST\_DSE\_0}}$                  | I/O current sink capability measured when pad $V_{oh}=V_{DD}-0.8$ V            | 9.5                  | —     | —                   | mA      | <a href="#">4</a> |
| $I_{ol_{GPIO-FAST\_DSE\_0}}$                  | I/O current sink capability measured when pad $V_{ol} = 0.8$ V                 | 10                   | —     | —                   | mA      | <a href="#">4</a> |
| $I_{oh_{GPIO-FAST\_DSE\_1}}$                  | I/O current sink capability measured when pad $V_{oh}=V_{DD}-0.8$ V            | 16                   | —     | —                   | mA      | <a href="#">4</a> |
| $I_{ol_{GPIO-FAST\_DSE\_1}}$                  | I/O current sink capability measured when pad $V_{ol} = 0.8$ V                 | 15.5                 | —     | —                   | mA      | <a href="#">4</a> |
| $IOHT$                                        | Output high current total for all ports                                        | —                    | —     | 100                 | mA      |                   |
| $I_{IN}$                                      | Input leakage current (per pin) for full temperature range at $V_{DD} = 3.3$ V | —                    | 5     | $500^5$             | nA      | <a href="#">6</a> |
|                                               | All pins other than high drive port pins                                       |                      | 0.005 | 0.5                 | $\mu$ A |                   |
|                                               | High drive port pins                                                           |                      | 0.010 | 0.5                 | $\mu$ A |                   |

*Table continues on the next page...*

Table 48. DC electrical specifications at 3.3 V Range for S32M242 series...continued

| Symbol   | Parameter                   | Value |      |      | Unit      | Notes             |
|----------|-----------------------------|-------|------|------|-----------|-------------------|
|          |                             | Min.  | Typ. | Max. |           |                   |
| $R_{PU}$ | Internal pullup resistors   | 20    |      | 60   | $k\Omega$ | <a href="#">7</a> |
| $R_{PD}$ | Internal pulldown resistors | 20    |      | 60   | $k\Omega$ | <a href="#">8</a> |

1. For reset pads, same  $V_{ih}$  levels are applicable
2. For reset pads, same  $V_{il}$  levels are applicable
3. The value given is measured at high drive strength mode. For value at low drive strength mode see the  $I_{oh\_Standard}$  value given above.
4. For reference only. Run simulations with the IBIS model and custom board for accurate results.
5. Typical leakage is given at room temperature. Maximum is given for 125°C. Leakage numbers increase with temperature, approximately every 12 – 14°C the value doubles. Leakage is tested at hot temperature. We ensure maximums are not exceeded. Please note that when the ADC module samples a pin, additional currents beyond the leakage number are drawn to charge the sample and hold capacitances and internal analog busses. These are difficult to predict.
6. Several I/O have both high drive and normal drive capability selected by the associated  $Portx\_PCRn[DSE]$  control bit. All other GPIOs are normal drive only. For details see IO Signal Description Input Multiplexing sheet(s) attached with the *Reference Manual*.
7. Measured at input  $V = V_{SS}$
8. Measured at input  $V = V_{DD}$

Table 49. DC electrical specifications at 3.3 V Range for S32M244 series

| Symbol                                        | Parameter                                                                              | Value                |       |                     | Unit          | Notes             |
|-----------------------------------------------|----------------------------------------------------------------------------------------|----------------------|-------|---------------------|---------------|-------------------|
|                                               |                                                                                        | Min.                 | Typ.  | Max.                |               |                   |
| $V_{DD}$                                      | I/O Supply Voltage                                                                     | 3.13                 | 3.3   | 4                   | V             |                   |
| $V_{ih}$                                      | Input Buffer High Voltage                                                              | $0.7 \times V_{DD}$  | —     | $V_{DD} + 0.3$      | V             | <a href="#">1</a> |
| $V_{il}$                                      | Input Buffer Low Voltage                                                               | $V_{SS} - 0.3$       | —     | $0.3 \times V_{DD}$ | V             | <a href="#">2</a> |
| $V_{hys}$                                     | Input Buffer Hysteresis                                                                | $0.06 \times V_{DD}$ | —     | —                   | V             |                   |
| $I_{oh_{GPIO}}$<br>$I_{oh_{GPIO-HD\_DSE\_0}}$ | I/O current source capability measured when pad $V_{oh} = (V_{DD} - 0.8 \text{ V})$    | 3.5                  | —     | —                   | mA            |                   |
| $I_{ol_{GPIO}}$<br>$I_{ol_{GPIO-HD\_DSE\_0}}$ | I/O current sink capability measured when pad $V_{ol} = 0.8 \text{ V}$                 | 3                    | —     | —                   | mA            |                   |
| $I_{oh_{GPIO-HD\_DSE\_1}}$                    | I/O current source capability measured when pad $V_{oh} = (V_{DD} - 0.8 \text{ V})$    | 14                   | —     | —                   | mA            | <a href="#">3</a> |
| $I_{ol_{GPIO-HD\_DSE\_1}}$                    | I/O current sink capability measured when pad $V_{ol} = 0.8 \text{ V}$                 | 12                   | —     | —                   | mA            | <a href="#">3</a> |
| IOHT                                          | Output high current total for all ports                                                | —                    | —     | 100                 | mA            |                   |
| IIN                                           | Input leakage current (per pin) for full temperature range at $V_{DD} = 3.3 \text{ V}$ |                      |       |                     |               | <a href="#">4</a> |
|                                               | All pins other than high drive port pins                                               |                      | 0.005 | 0.5                 | $\mu\text{A}$ |                   |
|                                               | High drive port pins (excluding XTAL pin)                                              |                      | 0.010 | 0.5                 | $\mu\text{A}$ |                   |
|                                               | XTAL pin (PTB6) temperature $\leq 125^\circ \text{ C}$                                 |                      | 0.010 | 0.5                 | $\mu\text{A}$ |                   |
|                                               | XTAL pin (PTB6) temperature $\geq 125^\circ \text{ C}$                                 |                      |       | 1.1                 | $\mu\text{A}$ |                   |

Table continues on the next page...

Table 49. DC electrical specifications at 3.3 V Range for S32M244 series...continued

| Symbol   | Parameter                   | Value |      |      | Unit       | Notes             |
|----------|-----------------------------|-------|------|------|------------|-------------------|
|          |                             | Min.  | Typ. | Max. |            |                   |
| $R_{PU}$ | Internal pullup resistors   | 20    |      | 60   | k $\Omega$ | <a href="#">5</a> |
| $R_{PD}$ | Internal pulldown resistors | 20    |      | 60   | k $\Omega$ | <a href="#">6</a> |

1. For reset pads, same  $V_{ih}$  levels are applicable
2. For reset pads, same  $V_{il}$  levels are applicable
3. The value given is measured at high drive strength mode. For value at low drive strength mode see the  $I_{oh\_Standard}$  value given above.
4. Several I/O have both high drive and normal drive capability selected by the associated  $Portx\_PCRn[DSE]$  control bit. All other GPIOs are normal drive only. For details see IO Signal Description Input Multiplexing sheet(s) attached with the *Reference Manual*.
5. Measured at input  $V = V_{SS}$
6. Measured at input  $V = V_{DD}$

#### 10.2.4 DC electrical specifications at 5.0 V Range

Table 50. DC electrical specifications at 5.0 V Range for S32M242 series

| Symbol                                        | Parameter                                                                           | Value                |      |                      | Unit | Notes             |
|-----------------------------------------------|-------------------------------------------------------------------------------------|----------------------|------|----------------------|------|-------------------|
|                                               |                                                                                     | Min.                 | Typ. | Max.                 |      |                   |
| $V_{DD}$                                      | I/O Supply Voltage                                                                  | 4                    | —    | 5.5                  | V    |                   |
| $V_{ih}$                                      | Input Buffer High Voltage                                                           | $0.65 \times V_{DD}$ | —    | $V_{DD} + 0.3$       | V    | <a href="#">1</a> |
| $V_{il}$                                      | Input Buffer Low Voltage                                                            | $V_{SS} - 0.3$       | —    | $0.35 \times V_{DD}$ | V    | <a href="#">2</a> |
| $V_{hys}$                                     | Input Buffer Hysteresis                                                             | $0.06 \times V_{DD}$ | —    | —                    | V    |                   |
| $I_{oh_{GPIO}}$<br>$I_{oh_{GPIO-HD\_DSE\_0}}$ | I/O current source capability measured when pad $V_{oh} = (V_{DD} - 0.8 \text{ V})$ | 5                    | —    | —                    | mA   |                   |
| $I_{ol_{GPIO}}$<br>$I_{ol_{GPIO-HD\_DSE\_0}}$ | I/O current sink capability measured when pad $V_{ol} = 0.8 \text{ V}$              | 5                    | —    | —                    | mA   |                   |
| $I_{oh_{GPIO-HD\_DSE\_1}}$                    | I/O current source capability measured when pad $V_{oh} = V_{DD} - 0.8 \text{ V}$   | 20                   | —    | —                    | mA   | <a href="#">3</a> |
| $I_{ol_{GPIO-HD\_DSE\_1}}$                    | I/O current sink capability measured when pad $V_{ol} = 0.8 \text{ V}$              | 20                   | —    | —                    | mA   | <a href="#">3</a> |
| $I_{oh_{GPIO-FAST\_DSE\_0}}$                  | I/O current sink capability measured when pad $V_{oh} = V_{DD} - 0.8 \text{ V}$     | 14.0                 | —    | —                    | mA   | <a href="#">4</a> |
| $I_{ol_{GPIO-FAST\_DSE\_0}}$                  | I/O current sink capability measured when pad $V_{ol} = 0.8 \text{ V}$              | 14.5                 | —    | —                    | mA   | <a href="#">4</a> |
| $I_{oh_{GPIO-FAST\_DSE\_1}}$                  | I/O current sink capability measured when pad $V_{oh} = V_{DD} - 0.8 \text{ V}$     | 21                   | —    | —                    | mA   | <a href="#">4</a> |

Table continues on the next page...

Table 50. DC electrical specifications at 5.0 V Range for S32M242 series...continued

| Symbol                    | Parameter                                                                      | Value |       |                  | Unit       | Notes        |
|---------------------------|--------------------------------------------------------------------------------|-------|-------|------------------|------------|--------------|
|                           |                                                                                | Min.  | Typ.  | Max.             |            |              |
| $I_{ol,GPIO-FAST,DSE\_1}$ | I/O current sink capability measured when pad $V_{ol} = 0.8$ V                 | 20.5  | —     | —                | mA         | <sup>4</sup> |
| IOHT                      | Output high current total for all ports                                        | —     | —     | 100              | mA         |              |
| IIN                       | Input leakage current (per pin) for full temperature range at $V_{DD} = 3.3$ V | —     | 5     | 500 <sup>5</sup> | nA         | <sup>6</sup> |
|                           | All pins other than high drive port pins                                       |       | 0.005 | 0.5              | $\mu$ A    |              |
|                           | High drive port pins (excluding XTAL pin)                                      |       | 0.010 | 0.5              | $\mu$ A    |              |
|                           | XTAL pin (PTB6) temperature $\leq 125^\circ$ C                                 |       | 0.010 | 0.5              | $\mu$ A    |              |
|                           | XTAL pin (PTB6) temperature $\geq 125^\circ$ C                                 |       |       | 1.1              | $\mu$ A    |              |
| $R_{PU}$                  | Internal pullup resistors                                                      | 20    |       | 50               | k $\Omega$ | <sup>7</sup> |
| $R_{PD}$                  | Internal pulldown resistors                                                    | 20    |       | 50               | k $\Omega$ | <sup>8</sup> |

1. For reset pads, same  $V_{ih}$  levels are applicable
2. For reset pads, same  $V_{il}$  levels are applicable
3. The strong pad I/O pin is capable of switching a 50 pF load up to 40 MHz.
4. For reference only. Run simulations with the IBIS model and custom board for accurate results.
5. Typical leakage is given at room temperature. Maximum is given for  $125^\circ$ C. Leakage numbers increase with temperature, approximately every  $12 - 14^\circ$ C the value doubles. Leakage is tested at hot temperature. We ensure maximums are not exceeded. Please note that when the ADC module samples a pin, additional currents beyond the leakage number are drawn to charge the sample and hold capacitances and internal analog busses. These are difficult to predict.
6. Several I/O have both high drive and normal drive capability selected by the associated Portx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. For details see IO Signal Description Input Multiplexing sheet(s) attached with the *Reference Manual*.
7. Measured at input  $V = V_{SS}$
8. Measured at input  $V = V_{DD}$

Table 51. DC electrical specifications at 5.0 V Range for S32M244 series

| Symbol                                   | Parameter                                                                   | Value                |      |                      | Unit | Notes        |
|------------------------------------------|-----------------------------------------------------------------------------|----------------------|------|----------------------|------|--------------|
|                                          |                                                                             | Min.                 | Typ. | Max.                 |      |              |
| $V_{DD}$                                 | I/O Supply Voltage                                                          | 4                    | —    | 5.5                  | V    |              |
| $V_{ih}$                                 | Input Buffer High Voltage                                                   | $0.65 \times V_{DD}$ | —    | $V_{DD} + 0.3$       | V    | <sup>1</sup> |
| $V_{il}$                                 | Input Buffer Low Voltage                                                    | $V_{SS} - 0.3$       | —    | $0.35 \times V_{DD}$ | V    | <sup>2</sup> |
| $V_{hys}$                                | Input Buffer Hysteresis                                                     | $0.06 \times V_{DD}$ | —    | —                    | V    |              |
| $I_{oh,GPIO}$<br>$I_{oh,GPIO-HD,DSE\_0}$ | I/O current source capability measured when pad $V_{oh} = (V_{DD} - 0.8)$ V | 5                    | —    | —                    | mA   |              |
| $I_{ol,GPIO}$<br>$I_{ol,GPIO-HD,DSE\_0}$ | I/O current sink capability measured when pad $V_{ol} = 0.8$ V              | 5                    | —    | —                    | mA   |              |

Table continues on the next page...

Table 51. DC electrical specifications at 5.0 V Range for S32M244 series...continued

| Symbol                  | Parameter                                                                      | Value |       |      | Unit       | Notes        |
|-------------------------|--------------------------------------------------------------------------------|-------|-------|------|------------|--------------|
|                         |                                                                                | Min.  | Typ.  | Max. |            |              |
| $I_{oh,GPIO-HD,DSE\_1}$ | I/O current source capability measured when pad $V_{oh} = V_{DD} - 0.8$ V      | 20    | —     | —    | mA         | <sup>3</sup> |
| $I_{ol,GPIO-HD,DSE\_1}$ | I/O current sink capability measured when pad $V_{ol} = 0.8$ V                 | 20    | —     | —    | mA         | <sup>3</sup> |
| IOHT                    | Output high current total for all ports                                        | —     | —     | 100  | mA         |              |
| IIN                     | Input leakage current (per pin) for full temperature range at $V_{DD} = 5.5$ V |       |       |      |            | <sup>4</sup> |
|                         | All pins other than high drive port pins                                       |       | 0.005 | 0.5  | $\mu$ A    |              |
|                         | High drive port pins                                                           |       | 0.010 | 0.5  | $\mu$ A    |              |
| $R_{PU}$                | Internal pullup resistors                                                      | 20    |       | 50   | k $\Omega$ | <sup>5</sup> |
| $R_{PD}$                | Internal pulldown resistors                                                    | 20    |       | 50   | k $\Omega$ | <sup>6</sup> |

1. For reset pads, same  $V_{ih}$  levels are applicable
2. For reset pads, same  $V_{il}$  levels are applicable
3. The strong pad I/O pin is capable of switching a 50 pF load up to 40 MHz.
4. Several I/O have both high drive and normal drive capability selected by the associated Portx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. For details see IO Signal Description Input Multiplexing sheet(s) attached with the *Reference Manual*
5. Measured at input  $V = V_{SS}$
6. Measured at input  $V = V_{DD}$

### 10.2.5 AC electrical specifications at 3.3 V range

Table 52. AC electrical specifications at 3.3 V Range for S32M242 series

| Symbol             | DSE | Rise time (nS) <sup>1</sup> |      | Fall time (nS) <sup>1</sup> |      | Capacitance (pF) <sup>2</sup> |
|--------------------|-----|-----------------------------|------|-----------------------------|------|-------------------------------|
|                    |     | Min.                        | Max. | Min.                        | Max. |                               |
| $t_{RF,GPIO}$      | NA  | 3.2                         | 14.5 | 3.4                         | 15.7 | 25                            |
|                    |     | 5.7                         | 23.7 | 6.0                         | 26.2 | 50                            |
|                    |     | 20.0                        | 80.0 | 20.8                        | 88.4 | 200                           |
| $t_{RF,GPIO-HD}$   | 0   | 3.2                         | 14.5 | 3.4                         | 15.7 | 25                            |
|                    |     | 5.7                         | 23.7 | 6.0                         | 26.2 | 50                            |
|                    |     | 20.0                        | 80.0 | 20.8                        | 88.4 | 200                           |
|                    | 1   | 1.5                         | 5.8  | 1.7                         | 6.1  | 25                            |
|                    |     | 2.4                         | 8.0  | 2.6                         | 8.3  | 50                            |
|                    |     | 6.3                         | 22.0 | 6.0                         | 23.8 | 200                           |
| $t_{RF,GPIO-FAST}$ | 0   | 0.6                         | 2.8  | 0.5                         | 2.8  | 25                            |
|                    |     | 3.0                         | 7.1  | 2.6                         | 7.5  | 50                            |
|                    |     | 12.0                        | 27.0 | 10.3                        | 26.8 | 200                           |

Table continues on the next page...

Table 52. AC electrical specifications at 3.3 V Range for S32M242 series...continued

| Symbol | DSE | Rise time (nS) <sup>1</sup> |      | Fall time (nS) <sup>1</sup> |      | Capacitance (pF) <sup>2</sup> |
|--------|-----|-----------------------------|------|-----------------------------|------|-------------------------------|
|        |     | Min.                        | Max. | Min.                        | Max. |                               |
|        | 1   | 0.4                         | 1.3  | 0.38                        | 1.3  | 25                            |
|        |     | 1.5                         | 3.8  | 1.4                         | 3.9  | 50                            |
|        |     | 7.4                         | 14.9 | 7.0                         | 15.3 | 200                           |

1. For reference only. Run simulations with the IBIS model and your custom board for accurate results.

2. Maximum capacitances supported on Standard IOs. However interface or protocol specific specifications might be different, for example for ENET, QSPI etc. For protocol specific AC specifications, see respective sections.

Table 53. AC electrical specifications at 3.3 V Range for S32M244 series

| Symbol                 | DSE | Rise time (nS) <sup>1</sup> |      | Fall time (nS) <sup>1</sup> |      | Capacitance (pF) <sup>2</sup> |
|------------------------|-----|-----------------------------|------|-----------------------------|------|-------------------------------|
|                        |     | Min.                        | Max. | Min.                        | Max. |                               |
| tRF <sub>GPIO</sub>    | NA  | 3.2                         | 14.5 | 3.4                         | 15.7 | 25                            |
|                        |     | 5.7                         | 23.7 | 6.0                         | 26.2 | 50                            |
|                        |     | 20.0                        | 80.0 | 20.8                        | 88.4 | 200                           |
| tRF <sub>GPIO-HD</sub> | 0   | 3.2                         | 14.5 | 3.4                         | 15.7 | 25                            |
|                        |     | 5.7                         | 23.7 | 6.0                         | 26.2 | 50                            |
|                        |     | 20.0                        | 80.0 | 20.8                        | 88.4 | 200                           |
|                        | 1   | 1.5                         | 5.8  | 1.7                         | 6.1  | 25                            |
|                        |     | 2.4                         | 8.0  | 2.6                         | 8.3  | 50                            |
|                        |     | 6.3                         | 22.0 | 6.0                         | 23.8 | 200                           |

1. For reference only. Run simulations with the IBIS model and your custom board for accurate results.

2. Maximum capacitances supported on Standard IOs. However interface or protocol specific specifications might be different. For protocol specific AC specifications, see respective sections.

### 10.2.6 AC electrical specifications at 5 V range

Table 54. AC electrical specifications at 5 V Range for S32M242 series

| Symbol                 | DSE | Rise time (nS) <sup>1</sup> |      | Fall time (nS) <sup>1</sup> |      | Capacitance (pF) <sup>2</sup> |
|------------------------|-----|-----------------------------|------|-----------------------------|------|-------------------------------|
|                        |     | Min.                        | Max. | Min.                        | Max. |                               |
| tRF <sub>GPIO</sub>    | NA  | 2.8                         | 9.4  | 2.9                         | 10.7 | 25                            |
|                        |     | 5.0                         | 15.7 | 5.1                         | 17.4 | 50                            |
|                        |     | 17.3                        | 54.8 | 17.6                        | 59.7 | 200                           |
| tRF <sub>GPIO-HD</sub> | 0   | 2.8                         | 9.4  | 2.9                         | 10.7 | 25                            |
|                        |     | 5.0                         | 15.7 | 5.1                         | 17.4 | 50                            |
|                        |     | 17.3                        | 54.8 | 17.6                        | 59.7 | 200                           |
|                        | 1   | 2.8                         | 9.4  | 2.9                         | 10.7 | 25                            |
|                        |     | 1.1                         | 4.6  | 1.1                         | 5.0  | 25                            |

Table continues on the next page...

Table 54. AC electrical specifications at 5 V Range for S32M242 series...continued

| Symbol                   | DSE | Rise time (nS) <sup>1</sup> |      | Fall time (nS) <sup>1</sup> |      | Capacitance (pF) <sup>2</sup> |
|--------------------------|-----|-----------------------------|------|-----------------------------|------|-------------------------------|
|                          |     | Min.                        | Max. | Min.                        | Max. |                               |
|                          |     | 2.0                         | 5.7  | 2.0                         | 5.8  | 50                            |
|                          |     | 5.4                         | 16.0 | 5.0                         | 16.0 | 200                           |
| tRF <sub>GPIO-FAST</sub> | 0   | 0.42                        | 2.2  | 0.37                        | 2.2  | 25                            |
|                          |     | 2.0                         | 5.0  | 1.9                         | 5.2  | 50                            |
|                          |     | 9.3                         | 18.8 | 8.5                         | 19.3 | 200                           |
|                          | 1   | 0.37                        | 0.9  | 0.35                        | 0.9  | 25                            |
|                          |     | 1.2                         | 2.7  | 1.2                         | 2.9  | 50                            |
|                          |     | 6.0                         | 11.8 | 6.0                         | 12.3 | 200                           |

1. For reference only. Run simulations with the IBIS model and your custom board for accurate results.
2. Maximum capacitances supported on Standard IOs. However interface or protocol specific specifications might be different, for example for ENET, QSPI etc. For protocol specific AC specifications, see respective sections.

Table 55. AC electrical specifications at 5 V Range for S32M244 series

| Symbol                 | DSE | Rise time (nS) <sup>1</sup> |      | Fall time (nS) <sup>1</sup> |      | Capacitance (pF) <sup>2</sup> |
|------------------------|-----|-----------------------------|------|-----------------------------|------|-------------------------------|
|                        |     | Min.                        | Max. | Min.                        | Max. |                               |
| tRF <sub>GPIO</sub>    | NA  | 2.8                         | 9.4  | 2.9                         | 10.7 | 25                            |
|                        |     | 5.0                         | 15.7 | 5.1                         | 17.4 | 50                            |
|                        |     | 17.3                        | 54.8 | 17.6                        | 59.7 | 200                           |
| tRF <sub>GPIO-HD</sub> | 0   | 2.8                         | 9.4  | 2.9                         | 10.7 | 25                            |
|                        |     | 5.0                         | 15.7 | 5.1                         | 17.4 | 50                            |
|                        |     | 17.3                        | 54.8 | 17.6                        | 59.7 | 200                           |
|                        | 1   | 1.1                         | 4.6  | 1.1                         | 5.0  | 25                            |
|                        |     | 2.0                         | 5.7  | 2.0                         | 5.8  | 50                            |
|                        |     | 5.4                         | 16.0 | 5.0                         | 16.0 | 200                           |

1. For reference only. Run simulations with the IBIS model and your custom board for accurate results.
2. Maximum capacitances supported on Standard IOs. However interface or protocol specific specifications might be different. For protocol specific AC specifications, see respective sections.

### 10.2.7 Standard input pin capacitance

Table 56. Standard input pin capacitance

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_D</sub> | Input capacitance: digital pins | —    | 7    | pF   |

#### NOTE

Please refer to [External System Oscillator electrical specifications](#) for EXTAL/XTAL pins.

### 10.2.8 Device clock specifications

Table 57. Device clock specifications <sup>1</sup>

| Symbol                                        | Description           | Min. | Max.            | Unit |
|-----------------------------------------------|-----------------------|------|-----------------|------|
| Normal run mode (S32M242 series) <sup>2</sup> |                       |      |                 |      |
| $f_{SYS}$                                     | System and core clock | —    | 80              | MHz  |
| $f_{BUS}$                                     | Bus clock             | —    | 40 <sup>3</sup> | MHz  |
| $f_{FLASH}$                                   | Flash clock           | —    | 26.67           | MHz  |
| Normal run mode (S32M244 series) <sup>2</sup> |                       |      |                 |      |
| $f_{SYS}$                                     | System and core clock | —    | 80              | MHz  |
| $f_{BUS}$                                     | Bus clock             | —    | 40 <sup>3</sup> | MHz  |
| $f_{FLASH}$                                   | Flash clock           | —    | 20              | MHz  |
| VLPR mode (S32M242 series) <sup>4</sup>       |                       |      |                 |      |
| $f_{SYS}$                                     | System and core clock | —    | 4               | MHz  |
| $f_{BUS}$                                     | Bus clock             | —    | 4               | MHz  |
| $f_{FLASH}$                                   | Flash clock           | —    | 1               | MHz  |
| VLPR mode (S32M244 series) <sup>4</sup>       |                       |      |                 |      |
| $f_{SYS}$                                     | System and core clock | —    | 1               | MHz  |
| $f_{BUS}$                                     | Bus clock             | —    | 1               | MHz  |
| $f_{FLASH}$                                   | Flash clock           | —    | 0.25            | MHz  |

1. Refer to the section Feature comparison for the availability of modes and other specifications.
2. With SPLL as system clock source.
3. 48 MHz when  $f_{SYS}$  is 48 MHz
4. The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

## 10.3 Peripheral operating requirements and behaviors

### 10.3.1 System modules

There are no electrical specifications necessary for the device's system modules.

### 10.3.2 Clock interface modules

#### 10.3.2.1 External System Oscillator electrical specifications



Figure 24. Oscillator connections scheme

Table 58. External System Oscillator electrical specifications

| Symbol      | Description                                           | Min.           | Typ. | Max.     | Unit | Notes |
|-------------|-------------------------------------------------------|----------------|------|----------|------|-------|
| $g_{mXOSC}$ | Crystal oscillator transconductance                   |                |      |          |      |       |
|             | SCG_SOSCCFG[RANGE]=2'b10 for 4-8 MHz                  | 2.2            | —    | 13.7     | mA/V |       |
|             | SCG_SOSCCFG[RANGE]=2'b11 for 8-40 MHz                 | 16             | —    | 47       | mA/V |       |
| $V_{IL}$    | Input low voltage — EXTAL pin in external clock mode  | $V_{SS}$       | —    | 1.15     | V    |       |
| $V_{IH}$    | Input high voltage — EXTAL pin in external clock mode | $0.7 * V_{DD}$ | —    | $V_{DD}$ | V    |       |
| $C_1$       | EXTAL load capacitance                                | —              | —    | —        |      | 1     |

Table continues on the next page...

Table 58. External System Oscillator electrical specifications...continued

| Symbol                     | Description                                                      | Min. | Typ. | Max. | Unit      | Notes               |
|----------------------------|------------------------------------------------------------------|------|------|------|-----------|---------------------|
| $C_2$                      | XTAL load capacitance                                            | —    | —    | —    |           | <a href="#">1</a>   |
| $R_F$                      | Feedback resistor                                                |      |      |      |           | <a href="#">2</a>   |
|                            | Low-gain mode (HGO=0)                                            | —    | —    | —    | $M\Omega$ |                     |
|                            | High-gain mode (HGO=1)                                           | —    | 1    | —    | $M\Omega$ |                     |
| $R_S$<br><a href="#">3</a> | Series resistor                                                  |      |      |      |           |                     |
|                            | Low-gain mode (HGO=0)                                            | —    | 0    | —    | $k\Omega$ |                     |
|                            | High-gain mode (HGO=1)                                           | —    | 0    | —    | $k\Omega$ |                     |
| $V_{pp\_XTAL}$             | Peak-to-peak amplitude of oscillation (oscillator mode) at XTAL  |      |      |      |           | <a href="#">4</a>   |
|                            | Low-gain mode (HGO=0)                                            | —    | 1.0  | —    | V         |                     |
|                            | High-gain mode (HGO=1)                                           | —    | 3.3  | —    | V         |                     |
| $V_{pp\_EXTAL}$            | Peak-to-peak amplitude of oscillation (oscillator mode) at EXTAL |      |      |      |           | <a href="#">4 5</a> |
|                            | Low-gain mode (HGO=0)                                            | 0.8  | —    | —    | V         |                     |
|                            | High-gain mode (HGO=1), $V_{DD} = 4.0$ V to 5.5 V                | 1.7  | —    | —    | V         |                     |
| $V_{soscop}$               | Oscillation operating point                                      |      |      |      |           | <a href="#">4</a>   |
|                            | High-gain mode (HGO=1)                                           | 1.15 | —    | —    | V         |                     |

1. Crystal oscillator circuit provides stable oscillations when  $g_{mXOSC} > 5 * gm\_crit$ . The  $gm\_crit$  is defined as:

$$gm\_crit = 4 * (ESR + R_S) * (2\pi F)^2 * (C_0 + C_L)^2$$

where:

- $g_{mXOSC}$  is the transconductance of the internal oscillator circuit
- ESR is the equivalent series resistance of the external crystal
- $R_S$  is the series resistance connected between XTAL pin and external crystal for current limitation
- $F$  is the external crystal oscillation frequency
- $C_0$  is the shunt capacitance of the external crystal
- $C_L$  is the external crystal total load capacitance.  $C_L = C_s + [C_1 * C_2 / (C_1 + C_2)]$
- $C_s$  is stray or parasitic capacitance on the pin due to any PCB traces
- $C_1, C_2$  external load capacitances on EXTAL and XTAL pins

See manufacture datasheet for external crystal component values

- When low-gain is selected, internal  $R_F$  will be selected and external  $R_F$  should not be attached.
- When high-gain is selected, external  $R_F$  (1 M Ohm) needs to be connected for proper operation of the crystal. For external resistor, up to 5% tolerance is allowed.
- $R_S$  should be selected carefully to have appropriate oscillation amplitude for both protecting crystal or resonator device and satisfying proper oscillation startup condition.
- The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.
- Minimum value is shown as a reference only, however the HW design needs to ensure it reaches the maximum value by following the guidelines given in above notes (notes 1, 2, and 3) and performs the required robustness testing at the application level. During testing, a low capacitance probe (< 5 pF) must be used to avoid any decrease in the  $V_{pp\_EXTAL}$  value.

### 10.3.2.2 External System Oscillator frequency specifications

Table 59. External System Oscillator frequency specifications

| Symbol          | Description                                  | Min. | Typ. | Max.              | Unit | Note             |
|-----------------|----------------------------------------------|------|------|-------------------|------|------------------|
| $f_{osc\_hi}$   | Oscillator crystal or resonator frequency    | 4    | —    | 40 <sup>1 2</sup> | MHz  |                  |
| $f_{ec\_extal}$ | Input clock frequency (external clock mode)  | —    | —    | 50                | MHz  | <sup>3 2 4</sup> |
| $t_{dc\_extal}$ | Input clock duty cycle (external clock mode) | 48   | 50   | 52                | %    | <sup>3 2 4</sup> |
| $t_{cst}$       | Crystal Start-up Time                        |      |      |                   |      |                  |
|                 | 8 MHz low-gain mode (HGO=0)                  | —    | 1.5  | —                 | ms   | <sup>5</sup>     |
|                 | 8 MHz high-gain mode (HGO=1)                 | —    | 2.5  | —                 |      |                  |
|                 | 40 MHz low-gain mode (HGO=0)                 | —    | 2    | —                 |      |                  |
|                 | 40 MHz high-gain mode (HGO=1)                | —    | 2    | —                 |      |                  |

1. For an ideal clock of 40 MHz, if permitted by application requirements, an error of +/- 5% is supported with 50% duty cycle.
2. (S32M244) At 40 MHz to 36 MHz when sourcing for ADC clock please use divider ADCn.ADC\_CFG1[ADICLK] to 1/2 or lower for the specific ADC instance. This will help achieve duty cycle requirement. For 36 MHz and 32 MHz 45-55% or better duty cycle to be maintained. For frequencies lower than 32 MHz, please maintain duty cycle of 40-50% or better.
3. Frequencies below 40 MHz can be used for degraded duty cycle upto 40-60%. When using for ADC clock further restrictions apply. At 50 MHz to 45 MHz when sourcing for ADC clock please use divider ADCn.ADC\_CFG1[ADICLK] to 1/2 or lower for the specific ADC instance. This will help achieve duty cycle requirement. for 45 MHz and 41 MHz 45-55% or higher duty cycle should be maintained.
4. (S32M244) The limits to source ADC clock are 40 MHz, so in cases the input clock is higher than 40 MHz, it cannot be used as a source of ADC clock.
5. Proper PC board layout procedures must be followed to achieve specifications.

### 10.3.2.3 System Clock Generation (SCG) specifications

#### 10.3.2.3.1 Fast internal RC Oscillator (FIRC) electrical specifications

Table 60. Fast internal RC Oscillator electrical specifications for S32M242 series

| Symbol           | Parameter <sup>1</sup>                                               | Value |           |           | Unit         |
|------------------|----------------------------------------------------------------------|-------|-----------|-----------|--------------|
|                  |                                                                      | Min.  | Typ.      | Max.      |              |
| $F_{FIRC}$       | FIRC target frequency                                                | —     | 48        | —         | MHz          |
| $\Delta F$       | Frequency deviation across process, voltage, and temperature < 105°C | —     | $\pm 0.5$ | $\pm 1$   | % $F_{FIRC}$ |
| $\Delta F_{125}$ | Frequency deviation across process, voltage, and temperature < 125°C | —     | $\pm 0.5$ | $\pm 1.1$ | % $F_{FIRC}$ |
| $T_{Startup}$    | Startup time                                                         |       | 3.4       | 5         | $\mu s^2$    |
| $T_{JIT}^3$      | Cycle-to-Cycle jitter                                                | —     | 300       | 500       | ps           |
| $T_{JIT}^3$      | Long term jitter over 1000 cycles                                    | —     | 0.04      | 0.1       | % $F_{FIRC}$ |

1. With FIRC regulator enable
2. Startup time is defined as the time between clock enablement and clock availability for system use.
3. FIRC as system clock

Table 61. Fast internal RC Oscillator electrical specifications for S32M244 series

| Symbol        | Parameter <sup>1</sup>                                       | Value |           |           | Unit         |
|---------------|--------------------------------------------------------------|-------|-----------|-----------|--------------|
|               |                                                              | Min.  | Typ.      | Max.      |              |
| $F_{FIRC}$    | FIRC target frequency                                        | —     | 48        | —         | MHz          |
| $\Delta F$    | Frequency deviation across process, voltage, and temperature | —     | $\pm 0.5$ | $\pm 1.4$ | % $F_{FIRC}$ |
| $T_{Startup}$ | Startup time                                                 |       | 3.4       | 5         | $\mu s^2$    |
| $T_{JIT}^3$   | Cycle-to-Cycle jitter                                        | —     | 300       | 500       | ps           |
| $T_{JIT}^3$   | Long term jitter over 1000 cycles                            | —     | 0.04      | 0.1       | % $F_{FIRC}$ |

1. With FIRC regulator enable
2. Startup time is defined as the time between clock enablement and clock availability for system use.
3. FIRC as system clock

**NOTE**

Fast internal RC oscillator is compliant with LIN when device is used as a slave node.

## 10.3.2.3.2 Slow internal RC oscillator (SIRC) electrical specifications

Table 62. Slow internal RC oscillator (SIRC) electrical specifications for S32M242 series

| Symbol           | Parameter                                                                    | Value |      |           | Unit         |
|------------------|------------------------------------------------------------------------------|-------|------|-----------|--------------|
|                  |                                                                              | Min.  | Typ. | Max.      |              |
| $F_{SIRC}$       | SIRC target frequency                                                        | —     | 8    | —         | MHz          |
| $\Delta F$       | Frequency deviation across process, voltage, and temperature $< 105^\circ C$ | —     | —    | $\pm 3$   | % $F_{SIRC}$ |
| $\Delta F_{125}$ | Frequency deviation across process, voltage, and temperature $< 125^\circ C$ | —     | —    | $\pm 3.3$ | % $F_{SIRC}$ |
| $T_{Startup}$    | Startup time                                                                 | —     | 9    | 12.5      | $\mu s^1$    |

1. Startup time is defined as the time between clock enablement and clock availability for system use.

Table 63. Slow internal RC oscillator (SIRC) electrical specifications for S32M244 series

| Symbol        | Parameter                                                    | Value |      |           | Unit         |
|---------------|--------------------------------------------------------------|-------|------|-----------|--------------|
|               |                                                              | Min.  | Typ. | Max.      |              |
| $F_{SIRC}$    | SIRC target frequency                                        | —     | 8    | —         | MHz          |
| $\Delta F$    | Frequency deviation across process, voltage, and temperature | —     | —    | $\pm 3.3$ | % $F_{SIRC}$ |
| $T_{Startup}$ | Startup time                                                 | —     | 9    | 12.5      | $\mu s^1$    |

1. Startup time is defined as the time between clock enablement and clock availability for system use.

### 10.3.2.4 Low Power Oscillator (LPO) electrical specifications

Table 64. Low Power Oscillator (LPO) electrical specifications

| Symbol        | Parameter                               | Value               |                     |         |         | Unit    |  |
|---------------|-----------------------------------------|---------------------|---------------------|---------|---------|---------|--|
|               |                                         | Min.                | Typ.                | Max.    |         |         |  |
|               |                                         | S32M242/<br>S32M244 | S32M242/<br>S32M244 | S32M242 | S32M244 |         |  |
| $F_{LPO}$     | Internal low power oscillator frequency | 113                 | 128                 | 139     | 141     | kHz     |  |
| $T_{startup}$ | Startup Time                            | —                   | —                   | 20      | —       | $\mu$ s |  |

### 10.3.2.5 SPLL electrical specifications

Table 65. SPLL electrical specifications

| Symbol                         | Parameter                                                | Min.                | Typ.                | Max.                                         |         | Unit |
|--------------------------------|----------------------------------------------------------|---------------------|---------------------|----------------------------------------------|---------|------|
|                                |                                                          | S32M242/<br>S32M244 | S32M242/<br>S32M244 | S32M242                                      | S32M244 |      |
| $F_{SPLL\_REF}$ <sup>1</sup>   | PLL Reference Frequency Range                            | 8                   | —                   | 16                                           |         | MHz  |
| $F_{SPLL\_Input}$ <sup>2</sup> | PLL Input Frequency                                      | 8                   | —                   | 40                                           | 48      | MHz  |
| $F_{VCO\_CLK}$                 | VCO output frequency                                     | 180                 | —                   | 320                                          |         | MHz  |
| $F_{SPLL\_CLK}$                | PLL output frequency                                     | 90                  | —                   | 160                                          |         | MHz  |
| $J_{CYC\_SPLL}$                | PLL Period Jitter (RMS) <sup>3</sup>                     |                     |                     |                                              |         |      |
|                                | at $F_{VCO\_CLK}$ 180 MHz                                | —                   | 120                 | —                                            |         | ps   |
|                                | at $F_{VCO\_CLK}$ 320 MHz                                | —                   | 75                  | —                                            |         | ps   |
| $J_{ACC\_SPLL}$                | PLL accumulated jitter over 1 $\mu$ s (RMS) <sup>3</sup> |                     |                     |                                              |         |      |
|                                | at $F_{VCO\_CLK}$ 180 MHz                                | —                   | —                   | 1350 <sup>4</sup>                            |         | ps   |
|                                | at $F_{VCO\_CLK}$ 320 MHz                                | —                   | —                   | 600 <sup>4</sup>                             |         | ps   |
| $D_{UNL}$                      | Lock exit frequency tolerance                            | $\pm 4.47$          | —                   | $\pm 5.97$                                   |         | %    |
| $T_{SPLL\_LOCK}$               | Lock detector detection time <sup>5</sup>                | —                   | —                   | $150 \times 10^{-6} + 1075(1/F_{SPLL\_REF})$ |         | s    |

- $F_{SPLL\_REF}$  is PLL reference frequency range after the PREDIV. For PREDIV and MULT settings refer SCG\_SPLLCFG register of Reference Manual.
- $F_{SPLL\_Input}$  is PLL input frequency range before the PREDIV must be limited to the range 8 MHz to 40 MHz. This input source could be derived from a crystal oscillator or some other external square wave clock source using OSC bypass mode. For external clock source settings refer SCG\_SOSCCFG register of Reference Manual.
- This specification was obtained using a NXP developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary
- The behavior of the accumulated PLL jitter saturates over 1 $\mu$ s.
- Lock detector detection time is defined as the time between PLL enablement and clock availability for system use.

### 10.3.3 Memory and memory interfaces

#### 10.3.3.1 Flash memory module (FTFC/FTFM) electrical specifications

This section describes the electrical characteristics of the flash memory module.

## 10.3.3.1.1 Flash timing specifications — commands

Table 66. Flash command timing specifications for S32M242 series

| Symbol         | Description <sup>1</sup>                    |                     | Typ | Max  | Unit    | Notes        |
|----------------|---------------------------------------------|---------------------|-----|------|---------|--------------|
| $t_{rd1blk}$   | Read 1 Block execution time                 | 32 KB flash         | —   | —    | ms      |              |
|                |                                             | 64 KB flash         | —   | 0.5  |         |              |
|                |                                             | 128 KB flash        | —   | —    |         |              |
|                |                                             | 256 KB flash        | —   | 2    |         |              |
|                |                                             | 512 KB flash        | —   | —    |         |              |
| $t_{rd1sec}$   | Read 1 Section execution time               | 2 KB flash          | —   | 75   | $\mu$ s |              |
|                |                                             | 4 KB flash          | —   | 100  |         |              |
| $t_{pgmchk}$   | Program Check execution time                | —                   | —   | 95   | $\mu$ s |              |
| $t_{pgm8}$     | Program Phrase execution time               | —                   | 90  | 225  | $\mu$ s |              |
| $t_{ersblk}$   | Erase Flash Block execution time            | 32 KB flash         | —   | —    | ms      | <sup>2</sup> |
|                |                                             | 64 KB flash         | 30  | 550  |         |              |
|                |                                             | 128 KB flash        | —   | —    |         |              |
|                |                                             | 256 KB flash        | 250 | 2125 |         |              |
|                |                                             | 512 KB flash        | —   | —    |         |              |
| $t_{ersscr}$   | Erase Flash Sector execution time           | —                   | 12  | 130  | ms      | <sup>2</sup> |
| $t_{pgmsec1k}$ | Program Section execution time (1KB flash)  | —                   | 5   | —    | ms      |              |
| $t_{rd1all}$   | Read 1s All Block execution time            | —                   | —   | 2.8  | ms      |              |
| $t_{rdonce}$   | Read Once execution time                    | —                   | —   | 30   | $\mu$ s |              |
| $t_{pgmonce}$  | Program Once execution time                 | —                   | 90  | —    | $\mu$ s |              |
| $t_{ersall}$   | Erase All Blocks execution time             | —                   | 250 | 2800 | ms      | <sup>2</sup> |
| $t_{vfykey}$   | Verify Backdoor Access Key execution time   | —                   | —   | 35   | $\mu$ s |              |
| $t_{ersallu}$  | Erase All Blocks Unsecure execution time    | —                   | 250 | 2800 | ms      | <sup>2</sup> |
| $t_{pgmpart}$  | Program Partition for EEPROM execution time | 32 KB EEPROM backup | 70  | —    | ms      | <sup>3</sup> |
|                |                                             | 64 KB EEPROM backup | 71  | —    |         |              |

Table continues on the next page...

Table 66. Flash command timing specifications for S32M242 series...continued

| Symbol            | Description <sup>1</sup>                                                                                                                             |                                                            | Typ  | Max                        | Unit    | Notes            |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|----------------------------|---------|------------------|
| $t_{setram}$      | Set FlexRAM Function execution time                                                                                                                  | Control Code 0xFF                                          | 0.08 | —                          | ms      | <sup>3</sup>     |
|                   |                                                                                                                                                      | 32 KB EEPROM backup                                        | 0.8  | 1.2                        |         |                  |
|                   |                                                                                                                                                      | 48 KB EEPROM backup                                        | 1    | 1.5                        |         |                  |
|                   |                                                                                                                                                      | 64 KB EEPROM backup                                        | 1.3  | 1.9                        |         |                  |
| $t_{eewr8b}$      | Byte write to FlexRAM execution time                                                                                                                 | 32 KB EEPROM backup                                        | 385  | 1700                       | $\mu$ s | <sup>3,4</sup>   |
|                   |                                                                                                                                                      | 48 KB EEPROM backup                                        | 430  | 1850                       |         |                  |
|                   |                                                                                                                                                      | 64 KB EEPROM backup                                        | 475  | 2000                       |         |                  |
| $t_{eewr16b}$     | 16-bit write to FlexRAM execution time                                                                                                               | 32 KB EEPROM backup                                        | 385  | 1700                       | $\mu$ s | <sup>3,4</sup>   |
|                   |                                                                                                                                                      | 48 KB EEPROM backup                                        | 430  | 1850                       |         |                  |
|                   |                                                                                                                                                      | 64 KB EEPROM backup                                        | 475  | 2000                       |         |                  |
| $t_{eewr32bers}$  | 32-bit write to erased FlexRAM location execution time                                                                                               | —                                                          | 360  | 2000                       | $\mu$ s |                  |
| $t_{eewr32b}$     | 32-bit write to FlexRAM execution time                                                                                                               | 32 KB EEPROM backup                                        | 630  | 2000                       | $\mu$ s | <sup>3,4</sup>   |
|                   |                                                                                                                                                      | 48 KB EEPROM backup                                        | 720  | 2125                       |         |                  |
|                   |                                                                                                                                                      | 64 KB EEPROM backup                                        | 810  | 2250                       |         |                  |
| $t_{quickwr}$     | 32-bit Quick Write execution time: Time from CCIF clearing (start the write) until CCIF setting (32-bit write complete, ready for next 32-bit write) | 1st 32-bit write                                           | 200  | 550                        | $\mu$ s | <sup>4,5,6</sup> |
|                   |                                                                                                                                                      | 2nd through Next to Last (Nth-1) 32-bit write              | 150  | 550                        |         |                  |
|                   |                                                                                                                                                      | Last (Nth) 32-bit write (time for write only, not cleanup) | 200  | 550                        |         |                  |
| $t_{quickwrClup}$ | Quick Write Cleanup execution time                                                                                                                   | —                                                          | —    | (# of Quick Writes ) * 2.0 | ms      | <sup>7</sup>     |

1. All command times assumes 25 MHz or greater flash clock frequency (for synchronization time between internal/external clocks).
2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For all EEPROM Emulation terms, the specified timing shown assumes previous record cleanup has occurred. This may be verified by executing FCCOB Command 0x77, and checking FCCOB number 5 contents show 0x00 - No EEPROM issues detected.
4. 1st time EERAM writes after a Reset or SETRAM may incur additional overhead for EEE cleanup, resulting in up to 2x the times shown.
5. Only after the Nth write completes will any data be valid. Emulated EEPROM record scheme cleanup overhead may occur after this point even after a brownout or reset. If power on reset occurs before the Nth write completes, the last valid record set will still be valid and the new records will be discarded.
6. Quick Write times may take up to 550  $\mu$ s, as additional cleanup may occur when crossing sector boundaries.
7. Time for emulated EEPROM record scheme overhead cleanup. Automatically done after last (Nth) write completes, assuming still powered. Or via SETRAM cleanup execution command is requested at a later point.

Table 67. Flash command timing specifications for S32M244 series

| Symbol        | Description <sup>1</sup>                  |              | Typ | Max  | Unit    | Notes        |
|---------------|-------------------------------------------|--------------|-----|------|---------|--------------|
| $t_{rd1blk}$  | Read 1 Block execution time               | 64 KB flash  | —   | 0.75 | ms      |              |
|               |                                           | 256 KB flash | —   | —    |         |              |
|               |                                           | 512 KB flash | —   | 2.5  |         |              |
| $t_{rd1sec}$  | Read 1 Section execution time             | 2 KB flash   | —   | 200  | $\mu$ s |              |
|               |                                           | 4 KB flash   | —   | 220  |         |              |
| $t_{pgmchk}$  | Program Check execution time              | —            | —   | 175  | $\mu$ s |              |
| $t_{pgm8}$    | Program Phrase execution time             | —            | 150 | 300  | $\mu$ s |              |
| $t_{ersblk}$  | Erase Flash Block execution time          | 64 KB flash  | 100 | 1000 | ms      | <sup>2</sup> |
|               |                                           | 256 KB flash | —   | —    |         |              |
|               |                                           | 512 KB flash | 700 | 8000 |         |              |
| $t_{ersscr}$  | Erase Flash Sector execution time         | —            | 20  | 250  | ms      | <sup>2</sup> |
| $t_{pgmsec}$  | Program Section execution time            | 1 KB flash   | 7   | —    | ms      |              |
| $t_{rd1all}$  | Read 1s All Block execution time          | —            | —   | 3.5  | ms      |              |
| $t_{rdonce}$  | Read Once execution time                  | —            | —   | 35   | $\mu$ s |              |
| $t_{pgmonce}$ | Program Once execution time               | —            | 150 | —    | $\mu$ s |              |
| $t_{ersall}$  | Erase All Blocks execution time           | —            | 825 | 9300 | ms      | <sup>2</sup> |
| $t_{vfykey}$  | Verify Backdoor Access Key execution time | —            | —   | 40   | $\mu$ s |              |
| $t_{ersallu}$ | Erase All Blocks Unsecure execution time  | —            | 825 | 9300 | ms      | <sup>2</sup> |

Table continues on the next page...

Table 67. Flash command timing specifications for S32M244 series...continued

| Symbol            | Description <sup>1</sup>                                                                                                                             | Typ                                                        | Max   | Unit                       | Notes            |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------|----------------------------|------------------|
| $t_{pgmpart}$     | Program Partition for EEPROM execution time                                                                                                          | 32 KB EEPROM backup                                        | 98    | —                          | <sup>3</sup>     |
|                   |                                                                                                                                                      | 64 KB EEPROM backup                                        | 100   | —                          |                  |
| $t_{setram}$      | Set FlexRAM Function execution time                                                                                                                  | Control Code 0xFF                                          | 0.125 | —                          | <sup>3</sup>     |
|                   |                                                                                                                                                      | 32 KB EEPROM backup                                        | 1.0   | 1.5                        |                  |
|                   |                                                                                                                                                      | 48 KB EEPROM backup                                        | 1.2   | 1.8                        |                  |
|                   |                                                                                                                                                      | 64 KB EEPROM backup                                        | 1.4   | 2.1                        |                  |
| $t_{eewr32b}$     | 32-bit write to FlexRAM execution time                                                                                                               | 32 KB EEPROM backup                                        | 1250  | 4000                       | <sup>3,4</sup>   |
|                   |                                                                                                                                                      | 48 KB EEPROM backup                                        | 1500  | 4125                       |                  |
|                   |                                                                                                                                                      | 64 KB EEPROM backup                                        | 1700  | 4250                       |                  |
| $t_{quickwr}$     | 32-bit Quick Write execution time: Time from CCIF clearing (start the write) until CCIF setting (32-bit write complete, ready for next 32-bit write) | 1st 32-bit write                                           | 300   | 1400                       | <sup>4,5,6</sup> |
|                   |                                                                                                                                                      | 2nd through Next to Last (Nth-1) 32-bit write              | 275   | 1000                       |                  |
|                   |                                                                                                                                                      | Last (Nth) 32-bit write (time for write only, not cleanup) | 375   | 1200                       |                  |
| $t_{quickwrClup}$ | Quick Write Cleanup execution time                                                                                                                   | —                                                          | —     | (# of Quick Writes ) * 3.6 | <sup>7</sup>     |

1. All command times assume 20 MHz flash clock frequency.
2. Maximum times for erase parameters based on expectations at cycling end-of-life.
3. For all EEPROM Emulation terms, the specified timing shown assumes previous record cleanup has occurred ( $t_{quickwrClup}$ ). This may be verified by executing CCOB Command 0x77, and checking FCCOB number 5 contents show 0x00 - No EEPROM issues detected.
4. 1st time FlexRAM writes after a Reset or SETRAM may incur additional overhead for emulated EEPROM cleanup, resulting in up to 2x the times shown.
5. Only after the Nth write completes will any data be valid. Emulated EEPROM record scheme cleanup overhead may occur after this point even after a brownout or reset. If power on reset occurs before the Nth write completes, the last valid record set will still be valid and the new records will be discarded.
6. Quick Write times may take up to 1200  $\mu$ s, as additional cleanup may occur when crossing sector boundaries.
7. Time for emulated EEPROM record scheme overhead cleanup. Automatically done after last (Nth) write completes, assuming still powered. Or via SETRAM cleanup execution if command is requested at a later point.

### 10.3.3.1.2 Reliability specifications

Table 68. NVM reliability specifications

| Symbol                                                     | Description                                                                                                                             | Min.  | Typ. | Max. | Unit   | Notes                 |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|--------|-----------------------|
| When using as Program and Data Flash                       |                                                                                                                                         |       |      |      |        |                       |
| $t_{nvmrtp1k}$                                             | Data retention after up to 1 K cycles                                                                                                   | 20    | —    | —    | years  | <a href="#">1</a>     |
| $n_{nvmcycp}$                                              | Cycling endurance                                                                                                                       | 1 K   | —    | —    | cycles | <a href="#">2 3</a>   |
| When using FlexMemory feature : FlexRAM as Emulated EEPROM |                                                                                                                                         |       |      |      |        |                       |
| $t_{nvmretee100}$                                          | Data retention up to 100% of write endurance                                                                                            | 5     | —    | —    | years  | <a href="#">1 4</a>   |
| $t_{nvmretee10}$                                           | Data retention up to 10% of write endurance                                                                                             | 20    | —    | —    | years  | <a href="#">1</a>     |
| $n_{nvmwree16}$                                            | Write endurance                                                                                                                         | 100 K | —    | —    | writes | <a href="#">5 6 7</a> |
| $n_{nvmwree256}$                                           | <ul style="list-style-type: none"> <li>• EEPROM backup to FlexRAM ratio = 16</li> <li>• EEPROM backup to FlexRAM ratio = 256</li> </ul> | 1.6 M | —    | —    | writes |                       |

1. Data retention period per block begins upon initial user factory programming or after each subsequent erase.
2. Program and Erase for PFlash and DFlash are supported across product temperature specification.
3. Cycling endurance is per DFlash or PFlash Sector.
4. Background maintenance operations during normal FlexRAM usage extend effective data retention life beyond 5 years.
5. FlexMemory write endurance specified for 32-bit writes to FlexRAM and is supported across product temperature specification. Greater write endurance may be achieved with larger ratios of EEPROM backup to FlexRAM.
6. For usage of any emulated EEPROM driver other than the FlexMemory feature, the endurance spec will fall back to the specified endurance value of the DFlash specification (1K).
7. [FlexMemory calculator tool](#) is available at NXP web site for help in estimation of the maximum write endurance achievable at specific EEPROM/FlexRAM ratios. The "In Spec" portions of the online calculator refer to the NVM reliability specifications section of data sheet. This calculator only applies to the FlexMemory feature.

### 10.3.4 Analog modules

#### 10.3.4.1 ADC electrical specifications

##### 10.3.4.1.1 12-bit ADC operating conditions

**NOTE**

All the data mention in this table is only validated in a simulation and granted by NXP design team.

Table 69. 12-bit ADC operating conditions

| Symbol     | Description                        | Conditions                                                                                         | Min.                                                      | Typ. <sup>1</sup>                | Max.                                                      |         | Unit | Notes           |
|------------|------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------|-----------------------------------------------------------|---------|------|-----------------|
|            |                                    |                                                                                                    | S32M242/<br>S32M244                                       | S32M242/<br>S32M244              | S32M242                                                   | S32M244 |      |                 |
| $V_{REFH}$ | ADC reference voltage high         |                                                                                                    | See voltage and current operating requirements for values | $V_{DDA}$                        | See voltage and current operating requirements for values |         | V    | <sup>2</sup>    |
| $V_{REFL}$ | ADC reference voltage low          |                                                                                                    | See voltage and current operating requirements for values | 0                                | See voltage and current operating requirements for values |         | mV   | <sup>2</sup>    |
| $V_{ADIN}$ | Input voltage                      |                                                                                                    | $V_{REFL}$                                                | —                                | $V_{REFH}$                                                |         | V    |                 |
| $R_S$      | Source impedance                   | $f_{ADCK} < 4$ MHz                                                                                 | —                                                         | —                                | 5                                                         |         | kΩ   |                 |
| $R_{SW1}$  | Channel Selection Switch Impedance |                                                                                                    | —                                                         | 0.650                            | 0.780                                                     |         | kΩ   |                 |
| $R_{AD}$   | Sampling Switch Impedance          |                                                                                                    | —                                                         | 0.155                            | 1.0                                                       |         | kΩ   |                 |
| $C_{P1}$   | Pin Capacitance                    |                                                                                                    | —                                                         | 2.1                              | 2.5                                                       |         | pF   |                 |
| $C_{P2}$   | Analog Bus Capacitance             |                                                                                                    | —                                                         | 3                                | 4                                                         |         | pF   |                 |
| $C_S$      | Sampling capacitance               |                                                                                                    | —                                                         | 5.1 (gain =0)... 7.2 (gain= max) | 6.36 (gain =0)... 9.36 (gain= max)                        |         | pF   |                 |
| $f_{ADCK}$ | ADC conversion clock frequency     | Normal usage                                                                                       | 2                                                         | 40                               | 50                                                        | 40      | MHz  | <sup>3, 4</sup> |
| $f_{CONV}$ | ADC conversion frequency           | No ADC hardware averaging. <sup>5</sup> Continuous conversions enabled, subsequent conversion time | 46.4                                                      | 928                              | 1160                                                      |         | Ksps | <sup>6, 7</sup> |
|            |                                    | ADC hardware averaging set to 32. <sup>5</sup> Continuous                                          | 1.45                                                      | 29                               | 36.25                                                     |         | Ksps | <sup>6, 7</sup> |

Table continues on the next page...

Table 69. 12-bit ADC operating conditions...continued

| Symbol | Description           | Conditions                                         | Min.                | Typ. <sup>1</sup>   | Max.    |         | Unit | Notes        |
|--------|-----------------------|----------------------------------------------------|---------------------|---------------------|---------|---------|------|--------------|
|        |                       |                                                    | S32M242/<br>S32M244 | S32M242/<br>S32M244 | S32M242 | S32M244 |      |              |
|        |                       | conversions enabled,<br>subsequent conversion time | —                   | —                   |         |         |      |              |
|        | ADC power consumption | —                                                  | —                   | 1.0                 | 1.1     | —       | pF   | <sup>8</sup> |

1. Typical values assume  $V_{DDA} = 5$  V, Temp = 25 °C,  $f_{ADCK} = 40$  MHz,  $R_{AS}=20$  Ω, and  $C_{AS}=10$  nF unless otherwise stated. Typical values are for reference only, and are not tested in production.
2. For packages without dedicated  $V_{REFH}$  and  $V_{REFL}$  pins,  $V_{REFH}$  is internally tied to  $V_{DDA}$ , and  $V_{REFL}$  is internally tied to  $V_{SS}$ . To get maximum performance, reference supply quality should be better than SAR ADC. See application note [AN5032](#) for details.
3. Clock and compare cycle need to be set according to the guidelines mentioned in the *Reference Manual*.
4. ADC conversion will become less reliable above maximum frequency.
5. When using ADC hardware averaging, see the *Reference Manual* to determine the most appropriate setting for AVGS.
6. Numbers based on the minimum sampling time of 275 ns.
7. For guidelines and examples of conversion rate calculation, see the *Reference Manual* section 'Calibration function'
8. Configuration used during the test to obtain this value is:
  - $VDD=VDDA=VREFH=2.5$  V, 2.7 V, 3 V, 5.5 V, (externally forced)
  - BUS CLK=48 MHz, ADC CLK=48MHz (FIRC Used), Calibration CLK=24MHz, Sample Time =14 Cyc, Averaging=32
  - Resolution= 12 bit
  - Conversion Mode: Continuous Conversion
  - Channel: ADC0\_SE1
  - Temperatures: -40C, 25C, 135C



Figure 25. ADC input impedance equivalency diagram

#### 10.3.4.1.2 12-bit ADC electrical characteristics

##### NOTE

- ADC performance specifications are documented using a single ADC. For parallel/simultaneous operation of both ADCs, either for sampling the same channel by both ADCs or for sampling different channels by each ADC, some amount of decrease in performance can be expected. Care must be taken to stagger the two ADC conversions, in particular the sample phase, to minimize the impact of simultaneous conversions.
- On reduced pin packages where ADC reference pins are shared with supply pins, ADC analog performance characteristics may be impacted. The amount of variation will be directly impacted by the external PCB layout and hence care must be taken with PCB routing. See [AN5426](#) for details
- All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDA} = V_{DD}$ , with the calibration frequency set to less than or equal to half of the maximum specified ADC clock frequency.

Table 70. 12-bit ADC characteristics (2.7 V to 3 V) ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SS}$ ) <sup>1</sup>

| Symbol           | Description                | Min. | Typ. <sup>2</sup> | Max.                                 | Unit             | Notes                 |
|------------------|----------------------------|------|-------------------|--------------------------------------|------------------|-----------------------|
| $V_{DDA}$        | Supply voltage             | 2.7  | —                 | 3                                    | V                |                       |
| $I_{DDA\_ADC}$   | Supply current per ADC     | —    | 0.6               | —                                    | mA               | <sup>3</sup>          |
| SMPLTS           | Sample Time                | 275  | —                 | Refer to the <i>Reference Manual</i> | ns               |                       |
| TUE <sup>4</sup> | Total unadjusted error     | —    | $\pm 4$           | $\pm 8$                              | LSB <sup>5</sup> | <sup>6, 7, 8, 9</sup> |
| DNL              | Differential non-linearity | —    | $\pm 1.0$         | —                                    | LSB <sup>5</sup> | <sup>6, 7, 8, 9</sup> |
| INL              | Integral non-linearity     | —    | $\pm 2.0$         | —                                    | LSB <sup>5</sup> | <sup>6, 7, 8, 9</sup> |

1. This table is not applicable to S32M244.
2. Typical values assume  $V_{DDA} = 3$  V, Temp = 25 °C,  $f_{ADCK} = 40$  MHz,  $R_{AS}=20$  Ω, and  $C_{AS}=10$  nF.
3. The ADC supply current depends on the ADC conversion rate.
4. Represents total static error, which includes offset and full scale error.
5.  $1 \text{ LSB} = (V_{REFH} - V_{REFL})/2^N$
6. The specifications are with averaging and in standalone mode only. Performance may degrade depending upon device use case scenario. When using ADC averaging, refer to the *Reference Manual* to determine the most appropriate settings for AVGS.
7. For ADC signals adjacent to  $V_{DD}/V_{SS}$  or XTAL/EXTAL or high frequency switching pins, some degradation in the ADC performance may be observed.
8. All values guarantee the performance of the ADC for multiple ADC input channel pins. When using ADC to monitor the internal analog parameters, assume minor degradation.
9. All the parameters in the table are given assuming system clock as the clocking source for ADC.

Table 71. 12-bit ADC characteristics (3 V to 5.5 V) ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SS}$ )

| Symbol           | Description                | Min.    |      | Typ. <sup>1</sup>   | Max.                                        | Unit             | Notes                 |
|------------------|----------------------------|---------|------|---------------------|---------------------------------------------|------------------|-----------------------|
|                  |                            | S32M242 |      | S32M242/<br>S32M244 | S32M242/<br>S32M244                         |                  |                       |
| $V_{DDA}$        | Supply voltage             | 3       | 3.13 | —                   | 5.5                                         | V                |                       |
| $I_{DDA\_ADC}$   | Supply current per ADC     | —       |      | 1                   | —                                           | mA               | <sup>2</sup>          |
| SMPLTS           | Sample Time                | 275     |      | —                   | Refer to the<br><i>Reference<br/>Manual</i> | ns               |                       |
| TUE <sup>3</sup> | Total unadjusted error     | —       |      | ±4                  | ±8                                          | LSB <sup>4</sup> | <sup>5, 6, 7, 8</sup> |
| DNL              | Differential non-linearity | —       |      | ±0.7                | —                                           | LSB <sup>4</sup> | <sup>5, 6, 7, 8</sup> |
| INL              | Integral non-linearity     | —       |      | ±1.0                | —                                           | LSB <sup>4</sup> | <sup>5, 6, 7, 8</sup> |

1. Typical values assume  $V_{DDA} = 5.0$  V, Temp = 25 °C,  $f_{ADCK} = 40$  MHz,  $R_{AS}=20$  Ω, and  $C_{AS}=10$  nF unless otherwise stated.
2. The ADC supply current depends on the ADC conversion rate.
3. Represents total static error, which includes offset and full scale error.
4.  $1 \text{ LSB} = (V_{REFH} - V_{REFL})/2^N$
5. The specifications are with averaging and in standalone mode only. Performance may degrade depending upon device use case scenario. When using ADC averaging, refer to the *Reference Manual* to determine the most appropriate settings for AVGS.
6. For ADC signals adjacent to  $V_{DD}/V_{SS}$  or XTAL/EXTAL or high frequency switching pins, some degradation in the ADC performance may be observed.
7. All values guarantee the performance of the ADC for multiple ADC input channel pins. When using ADC to monitor the internal analog parameters, assume minor degradation.
8. All the parameters in the table are given assuming system clock as the clocking source for ADC.

**NOTE**

- Due to triple bonding in lower pin packages like 64-LQFP degradation might be seen in ADC parameters.

Table 72. Pin mapping

| Pin name | TGATE purpose      |
|----------|--------------------|
| PTE8     | CMP0_IN3           |
| PTC3     | ADC0_SE11/CMP0_IN4 |
| PTC2     | ADC0_SE10/CMP0_IN5 |

Table continues on the next page...

Table 72. Pin mapping...*continued*

| Pin name | TGATE purpose |
|----------|---------------|
| PTD7     | CMP0_IN6      |
| PTD6     | CMP0_IN7      |
| PTD28    | ADC1_SE22     |
| PTD27    | ADC1_SE21     |

## 10.3.4.2 CMP with 8-bit DAC electrical specifications

Table 73. Comparator with 8-bit DAC electrical specifications for S32M242 series

| Symbol     | Description                                        | Min. | Typ.          | Max.      | Unit    |
|------------|----------------------------------------------------|------|---------------|-----------|---------|
| $I_{DDHS}$ | Supply current, High-speed mode <sup>1</sup>       |      |               |           | $\mu A$ |
|            | -40 - 125 °C                                       | —    | 230           | 300       |         |
| $I_{DDLS}$ | Supply current, Low-speed mode <sup>1</sup>        |      |               |           | $\mu A$ |
|            | -40 - 105 °C                                       | —    | 6             | 11        |         |
| $V_{A1N}$  | —40 - 125 °C                                       | 6    | 13            |           |         |
|            | Analog input voltage                               | 0    | 0 - $V_{DDA}$ | $V_{DDA}$ | V       |
| $V_{A1O}$  | Analog input offset voltage, High-speed mode       |      |               |           | $mV$    |
|            | -40 - 125 °C                                       | -25  | $\pm 1$       | 25        |         |
| $V_{A2O}$  | Analog input offset voltage, Low-speed mode        |      |               |           | $mV$    |
|            | -40 - 125 °C                                       | -40  | $\pm 4$       | 40        |         |
| $t_{DH5B}$ | Propagation delay, High-speed mode <sup>2</sup>    |      |               |           | $ns$    |
|            | -40 - 105 °C                                       | —    | 35            | 200       |         |
|            | -40 - 125 °C                                       | 35   | 300           |           |         |
| $t_{DL5B}$ | Propagation delay, Low-speed mode <sup>2</sup>     |      |               |           | $\mu s$ |
|            | -40 - 105 °C                                       | —    | 0.5           | 2         |         |
|            | -40 - 125 °C                                       | —    | 0.5           | 3         |         |
| $t_{DH5S}$ | Propagation delay, High-speed mode <sup>3</sup>    |      |               |           | $ns$    |
|            | -40 - 105 °C                                       | —    | 70            | 400       |         |
|            | -40 - 125 °C                                       | —    | 70            | 500       |         |
| $t_{DL5S}$ | Propagation delay, Low-speed mode <sup>3</sup>     |      |               |           | $\mu s$ |
|            | -40 - 105 °C                                       | —    | 1             | 5         |         |
|            | -40 - 125 °C                                       | —    | 1             | 5         |         |
| $t_{IDHS}$ | Initialization delay, High-speed mode <sup>4</sup> |      |               |           | $\mu s$ |

Table continues on the next page...

Table 73. Comparator with 8-bit DAC electrical specifications for S32M242 series...continued

| Symbol      | Description                                          | Min.  | Typ. | Max. | Unit             |  |
|-------------|------------------------------------------------------|-------|------|------|------------------|--|
|             | -40 - 125 °C                                         | —     | 1.5  | 3    |                  |  |
| $t_{IDLS}$  | Initialization delay, Low-speed mode <sup>4</sup>    |       |      |      | μs               |  |
|             | -40 - 125 °C                                         | —     | 10   | 30   |                  |  |
| $V_{HYST0}$ | Analog comparator hysteresis, Hyst0                  |       |      |      | mV               |  |
|             | -40 - 125 °C                                         | —     | 0    | —    |                  |  |
| $V_{HYST1}$ | Analog comparator hysteresis, Hyst1, High-speed mode |       |      |      | mV               |  |
|             | -40 - 125 °C                                         | —     | 19   | 66   |                  |  |
|             | Analog comparator hysteresis, Hyst1, Low-speed mode  |       |      |      |                  |  |
|             | -40 - 125 °C                                         | —     | 15   | 40   |                  |  |
| $V_{HYST2}$ | Analog comparator hysteresis, Hyst2, High-speed mode |       |      |      | mV               |  |
|             | -40 - 125 °C                                         | —     | 34   | 133  |                  |  |
|             | Analog comparator hysteresis, Hyst2, Low-speed mode  |       |      |      |                  |  |
|             | -40 - 125 °C                                         | —     | 23   | 80   |                  |  |
| $V_{HYST3}$ | Analog comparator hysteresis, Hyst3, High-speed mode |       |      |      | mV               |  |
|             | -40 - 125 °C                                         | —     | 46   | 200  |                  |  |
|             | Analog comparator hysteresis, Hyst3, Low-speed mode  |       |      |      |                  |  |
|             | -40 - 125 °C                                         | —     | 32   | 120  |                  |  |
| $I_{DAC8b}$ | 8-bit DAC current adder (enabled)                    |       |      |      |                  |  |
|             | 3.3V Reference Voltage                               | —     | 6    | 9    | μA               |  |
|             | 5V Reference Voltage                                 | —     | 10   | 16   | μA               |  |
| $INL^5$     | 8-bit DAC integral non-linearity                     | -0.75 | —    | 0.75 | LSB <sup>6</sup> |  |
| $DNL$       | 8-bit DAC differential non-linearity                 | -0.5  | —    | 0.5  | LSB <sup>6</sup> |  |
| $t_{DDAC}$  | Initialization and switching settling time           | —     | —    | 30   | μs               |  |

1. Difference at input > 200mV
2. Applied  $\pm (100 \text{ mV} + V_{HYST0/1/2/3} + \text{max. of } V_{AIO})$  around switch point.
3. Applied  $\pm (30 \text{ mV} + 2 \times V_{HYST0/1/2/3} + \text{max. of } V_{AIO})$  around switch point.
4. Applied  $\pm (100 \text{ mV} + V_{HYST0/1/2/3})$ .
5. Calculation method used: Linear Regression Least Square Method
6.  $1 \text{ LSB} = V_{\text{reference}}/256$

Table 74. Comparator with 8-bit DAC electrical specifications for S32M244 series

| Symbol            | Description                                        | Min. | Typ.                 | Max.             | Unit |
|-------------------|----------------------------------------------------|------|----------------------|------------------|------|
| I <sub>DDHS</sub> | Supply current, High-speed mode <sup>1</sup>       |      |                      |                  | μA   |
|                   | -40 - 125 °C                                       | —    | 230                  | 300              |      |
|                   | -40 - 150 °C                                       |      | 230                  | 300              |      |
| I <sub>DDLS</sub> | Supply current, Low-speed mode <sup>1</sup>        |      |                      |                  | μA   |
|                   | -40 - 105 °C                                       | —    | 6                    | 11               |      |
|                   | -40 - 125 °C                                       |      | 6                    | 13               |      |
|                   | -40 - 150 °C                                       |      | 6                    | 13               |      |
| V <sub>AIN</sub>  | Analog input voltage                               | 0    | 0 - V <sub>DDA</sub> | V <sub>DDA</sub> | V    |
| V <sub>AIO</sub>  | Analog input offset voltage, High-speed mode       |      |                      |                  | mV   |
|                   | -40 - 125 °C                                       | -25  | ±1                   | 25               |      |
|                   | -40 - 150 °C                                       | -50  | ±1                   | 50               |      |
| V <sub>AIO</sub>  | Analog input offset voltage, Low-speed mode        |      |                      |                  | mV   |
|                   | -40 - 125 °C                                       | -40  | ±4                   | 40               |      |
|                   | -40 - 150 °C                                       | -50  | ±4                   | 50               |      |
| t <sub>DHSB</sub> | Propagation delay, High-speed mode <sup>2</sup>    |      |                      |                  | ns   |
|                   | -40 - 105 °C                                       | —    | 35                   | 200              |      |
|                   | -40 - 125 °C                                       |      | 35                   | 300              |      |
|                   | -40 - 150 °C                                       |      | 35                   | 400              |      |
| t <sub>DLSB</sub> | Propagation delay, Low-speed mode <sup>2</sup>     |      |                      |                  | μs   |
|                   | -40 - 105 °C                                       | —    | 0.5                  | 2                |      |
|                   | -40 - 125 °C                                       | —    | 0.5                  | 3                |      |
|                   | -40 - 150 °C                                       | —    | 0.5                  | 3                |      |
| t <sub>DHSS</sub> | Propagation delay, High-speed mode <sup>3</sup>    |      |                      |                  | ns   |
|                   | -40 - 105 °C                                       | —    | 70                   | 400              |      |
|                   | -40 - 125 °C                                       | —    | 70                   | 500              |      |
|                   | -40 - 150 °C                                       | —    | 70                   | 600              |      |
| t <sub>DLSS</sub> | Propagation delay, Low-speed mode <sup>3</sup>     |      |                      |                  | μs   |
|                   | -40 - 105 °C                                       | —    | 1                    | 5                |      |
|                   | -40 - 125 °C                                       | —    | 1                    | 5                |      |
|                   | -40 - 150 °C                                       | —    | 1                    | 5                |      |
| t <sub>IDHS</sub> | Initialization delay, High-speed mode <sup>4</sup> |      |                      |                  | μs   |

Table continues on the next page...

Table 74. Comparator with 8-bit DAC electrical specifications for S32M244 series...continued

| Symbol      | Description                                          | Min. | Typ. | Max. | Unit |  |
|-------------|------------------------------------------------------|------|------|------|------|--|
|             | -40 - 125 °C                                         | —    | 1.5  | 3    |      |  |
|             | -40 - 150 °C                                         | —    | 1.5  | 3    |      |  |
| $t_{IDLS}$  | Initialization delay, Low-speed mode <sup>4</sup>    |      |      |      | μs   |  |
|             | -40 - 125 °C                                         | —    | 10   | 30   |      |  |
|             | -40 - 150 °C                                         | —    | 10   | 30   |      |  |
| $V_{HYST0}$ | Analog comparator hysteresis, Hyst0                  |      |      |      | mV   |  |
|             | -40 - 125 °C                                         | —    | 0    | —    |      |  |
|             | -40 - 150 °C                                         | —    | 0    | —    |      |  |
| $V_{HYST1}$ | Analog comparator hysteresis, Hyst1, High-speed mode |      |      |      | mV   |  |
|             | -40 - 125 °C                                         | —    | 19   | 66   |      |  |
|             | -40 - 150 °C                                         | —    | 19   | 90   |      |  |
|             | Analog comparator hysteresis, Hyst1, Low-speed mode  |      |      |      |      |  |
|             | -40 - 125 °C                                         | —    | 15   | 40   |      |  |
|             | -40 - 150 °C                                         | —    | 15   | 40   |      |  |
| $V_{HYST2}$ | Analog comparator hysteresis, Hyst2, High-speed mode |      |      |      | mV   |  |
|             | -40 - 125 °C                                         | —    | 34   | 133  |      |  |
|             | -40 - 150 °C                                         | —    | 34   | 186  |      |  |
|             | Analog comparator hysteresis, Hyst2, Low-speed mode  |      |      |      |      |  |
|             | -40 - 125 °C                                         | —    | 23   | 80   |      |  |
|             | -40 - 150 °C                                         | —    | 23   | 80   |      |  |
| $V_{HYST3}$ | Analog comparator hysteresis, Hyst3, High-speed mode |      |      |      | mV   |  |
|             | -40 - 125 °C                                         | —    | 46   | 200  |      |  |
|             | -40 - 150 °C                                         | —    | 46   | 280  |      |  |
|             | Analog comparator hysteresis, Hyst3, Low-speed mode  |      |      |      |      |  |
|             | -40 - 125 °C                                         | —    | 32   | 120  |      |  |
|             | -40 - 150 °C                                         | —    | 32   | 120  |      |  |
| $I_{DAC8b}$ | 8-bit DAC current adder (enabled)                    |      |      |      | μA   |  |
|             | 3.3V Reference Voltage                               | —    | 6    | 9    |      |  |

Table continues on the next page...

Table 74. Comparator with 8-bit DAC electrical specifications for S32M244 series...continued

| Symbol            | Description                                | Min.  | Typ. | Max. | Unit             |
|-------------------|--------------------------------------------|-------|------|------|------------------|
|                   | 5V Reference Voltage                       | —     | 10   | 16   | µA               |
| INL <sup>5</sup>  | 8-bit DAC integral non-linearity           |       |      |      | LSB <sup>6</sup> |
|                   | -40 - 125 °C                               | -0.75 | —    | 0.75 |                  |
|                   | -40 - 150 °C                               | -2    | —    | 2    |                  |
| DNL               | 8-bit DAC differential non-linearity       | -0.5  | —    | 0.5  | LSB <sup>6</sup> |
| t <sub>DDAC</sub> | Initialization and switching settling time | —     | —    | 30   | µs               |

1. Difference at input > 200mV
2. Applied  $\pm (100 \text{ mV} + V_{\text{HYST0/1/2/3}} + \text{max. of } V_{\text{AIO}})$  around switch point.
3. Applied  $\pm (30 \text{ mV} + 2 \times V_{\text{HYST0/1/2/3}} + \text{max. of } V_{\text{AIO}})$  around switch point.
4. Applied  $\pm (100 \text{ mV} + V_{\text{HYST0/1/2/3}})$ .
5. Calculation method used: Linear Regression Least Square Method
6. 1 LSB =  $V_{\text{reference}}/256$

**NOTE**

For comparator IN signals adjacent to  $V_{\text{DD}}/V_{\text{SS}}$  or XTAL/EXTAL or switching pins cross coupling may happen and hence hysteresis settings can be used to obtain the desired comparator performance. Additionally, an external capacitor (1nF) should be used to filter noise on input signal. Also, source drive should not be weak (Signal with < 50 K pull up/down is recommended).

Figure 26. Typical hysteresis vs.  $V_{\text{AIN}}$  ( $V_{\text{DDA}} = 3.3 \text{ V}$ ,  $\text{PMODE} = 0$ )

Figure 27. Typical hysteresis vs.  $V_{AIN}$  ( $VDDA = 3.3$  V,  $PMODE = 1$ )Figure 28. Typical hysteresis vs.  $V_{AIN}$  ( $VDDA = 5$  V,  $PMODE = 0$ )

Figure 29. Typical hysteresis vs.  $V_{AIN}$  ( $V_{DDA} = 5$  V,  $PMODE = 1$ )

### 10.3.5 Communication modules

#### 10.3.5.1 LPUART electrical specifications

Refer to [General AC specifications](#) for LPUART specifications.

##### Supported baud rate

Baud rate = Baud clock / ((OSR+1) \* SBR).

For details, see LPUART chapter of the *Reference Manual*.

#### 10.3.5.2 LPSPI electrical specifications

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic LPSPI timing modes.

- All timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  thresholds.
- All measurements are with maximum output load of 50 pF, input transition of 1 ns and pad configured with fastest slew setting (DSE = 1).

Table 75. LPSPI electrical specifications<sup>1</sup>

| Parameter                   | Description             | Conditions                            | Run Mode <sup>2</sup>              |     |          |     | VLPR Mode (S32M242) |     |          |     | VLPR Mode (S32M244) |     |          |     | Unit |     |
|-----------------------------|-------------------------|---------------------------------------|------------------------------------|-----|----------|-----|---------------------|-----|----------|-----|---------------------|-----|----------|-----|------|-----|
|                             |                         |                                       | 5.0 V IO                           |     | 3.3 V IO |     | 5.0 V IO            |     | 3.3 V IO |     | 5.0 V IO            |     | 3.3 V IO |     |      |     |
|                             |                         |                                       | Min                                | Max | Min      | Max | Min                 | Max | Min      | Max | Min                 | Max | Min      | Max |      |     |
| $f_{periph}$ <sup>3 4</sup> | Peripheral Frequency    | Slave                                 | -                                  | 40  | -        | 40  | -                   | 4   | -        | 4   | -                   | 1   | -        | 1   | MHz  |     |
|                             |                         | Master                                | -                                  | 40  | -        | 40  | -                   | 4   | -        | 4   | -                   | 1   | -        | 1   |      |     |
|                             |                         | Master Loopback <sup>5</sup>          | -                                  | 40  | -        | 48  | -                   | 4   | -        | 4   | -                   | 1   | -        | 1   |      |     |
|                             |                         | Master Loopback(slow) <sup>6</sup>    | -                                  | 48  | -        | 48  | -                   | 4   | -        | 4   | -                   | 1   | -        | 1   |      |     |
| 1                           | $f_{op}$                | Frequency of operation                | Slave                              | -   | 10       | -   | 10                  | -   | 2        | -   | 2                   | -   | 0.5      | -   | 0.5  | MHz |
|                             |                         |                                       | Master                             | -   | 10       | -   | 10                  | -   | 2        | -   | 2                   | -   | 0.5      | -   | 0.5  |     |
|                             |                         |                                       | Master Loopback <sup>5</sup>       | -   | 20       | -   | 12                  | -   | 2        | -   | 2                   | -   | 0.5      | -   | 0.5  |     |
|                             |                         |                                       | Master Loopback(slow) <sup>6</sup> | -   | 12       | -   | 12                  | -   | 2        | -   | 2                   | -   | 0.5      | -   | 0.5  |     |
| 2                           | $t_{SPSCK}$             | SPSCK period                          | Slave                              | 100 | -        | 100 | -                   | 500 | -        | 500 | -                   | -   | 2000     | -   | 2000 | ns  |
|                             |                         |                                       | Master                             | 100 | -        | 100 | -                   | 500 | -        | 500 | -                   | -   | 2000     | -   | 2000 |     |
|                             |                         |                                       | Master Loopback <sup>5</sup>       | 50  | -        | 83  | -                   | 500 | -        | 500 | -                   | -   | 2000     | -   | 2000 |     |
|                             |                         |                                       | Master Loopback(slow) <sup>6</sup> | 83  | -        | 83  | -                   | 500 | -        | 500 | -                   | -   | 2000     | -   | 2000 |     |
| 3                           | $t_{Lead}$ <sup>7</sup> | Enable lead time (PCS to SPSCK delay) | Slave                              | -   | -        | -   | -                   | -   | -        | -   | -                   | -   | -        | -   | ns   |     |

Table continues on the next page...

Table 75. LPSPI electrical specifications<sup>1</sup>...continued

| Symbol | Unit                            | Condition                                         | Description                                                                           | Run Mode <sup>2</sup>              |     | VLPR Mode (S32M242) |     |          |     | VLPR Mode (S32M244) |     |          |     |
|--------|---------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------|-----|---------------------|-----|----------|-----|---------------------|-----|----------|-----|
|        |                                 |                                                   |                                                                                       | 5.0 V IO                           |     | 3.3 V IO            |     | 5.0 V IO |     | 3.3 V IO            |     | 5.0 V IO |     |
|        |                                 |                                                   |                                                                                       | Min                                | Max | Min                 | Max | Min      | Max | Min                 | Max | Min      | Max |
| 4      | t <sub>Lag</sub> <sup>8</sup>   | Enable lag time (After SPSCK delay)               | Master<br>Master Loopback <sup>5</sup><br>Master Loopback(slow) <sup>6</sup>          | Slave                              |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master                             |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback <sup>5</sup>       |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback(slow) <sup>6</sup> |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   | Slave<br>Master<br>Master Loopback <sup>5</sup><br>Master Loopback(slow) <sup>6</sup> | Master                             |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback <sup>5</sup>       |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback(slow) <sup>6</sup> |     |                     |     |          |     |                     |     |          |     |
| 5      | t <sub>SPSCK</sub> <sup>9</sup> | Clock(SPSC K) high or low time (SPSCK duty cycle) | Slave<br>Master<br>Master Loopback <sup>5</sup><br>Master Loopback(slow) <sup>6</sup> | Slave                              | 3   | -                   | 5   | -        | 18  | -                   | 18  | -        | 55  |
|        |                                 |                                                   |                                                                                       | Master                             | 29  | -                   | 38  | -        | 72  | -                   | 78  | -        | 145 |
|        |                                 |                                                   |                                                                                       | Master Loopback <sup>5</sup>       | 7   | -                   | 8   | -        | 20  | -                   | 20  | -        | 60  |
|        |                                 |                                                   |                                                                                       | Master Loopback(slow) <sup>6</sup> |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master                             |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback <sup>5</sup>       |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback(slow) <sup>6</sup> |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master                             |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback <sup>5</sup>       |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback(slow) <sup>6</sup> |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master                             |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback <sup>5</sup>       |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback(slow) <sup>6</sup> |     |                     |     |          |     |                     |     |          |     |
| 6      | t <sub>su</sub>                 | Data setup time(inputs)                           | Slave<br>Master<br>Master Loopback <sup>5</sup><br>Master Loopback(slow) <sup>6</sup> | Slave                              | 3   | -                   | 5   | -        | 18  | -                   | 18  | -        | 55  |
|        |                                 |                                                   |                                                                                       | Master                             | 29  | -                   | 38  | -        | 72  | -                   | 78  | -        | 145 |
|        |                                 |                                                   |                                                                                       | Master Loopback <sup>5</sup>       | 7   | -                   | 8   | -        | 20  | -                   | 20  | -        | 60  |
|        |                                 |                                                   |                                                                                       | Master Loopback(slow) <sup>6</sup> |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master                             |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback <sup>5</sup>       |     |                     |     |          |     |                     |     |          |     |
|        |                                 |                                                   |                                                                                       | Master Loopback(slow) <sup>6</sup> |     |                     |     |          |     |                     |     |          |     |

Table continues on the next page...

Table 75. LPSPI electrical specifications<sup>1</sup>...continued

| Parameter | Description      | Conditions                         | Run Mode <sup>2</sup>              |     |          |     | VLPR Mode (S32M242) |     |          |     | VLPR Mode (S32M244) |     |          |     | Unit |    |
|-----------|------------------|------------------------------------|------------------------------------|-----|----------|-----|---------------------|-----|----------|-----|---------------------|-----|----------|-----|------|----|
|           |                  |                                    | 5.0 V IO                           |     | 3.3 V IO |     | 5.0 V IO            |     | 3.3 V IO |     | 5.0 V IO            |     | 3.3 V IO |     |      |    |
|           |                  |                                    | Min                                | Max | Min      | Max | Min                 | Max | Min      | Max | Min                 | Max | Min      | Max |      |    |
|           |                  | Master Loopback(slow) <sup>6</sup> | 8                                  | -   | 10       | -   | 20                  | -   | 20       | -   | 61                  | -   | 61       | -   | ns   |    |
| 7         | t <sub>HI</sub>  | Data hold time(inputs)             | Slave                              | 3   | -        | 3   | -                   | 14  | -        | 14  | -                   | 27  | -        | 27  | -    |    |
|           |                  |                                    | Master                             | 0   | -        | 0   | -                   | 0   | -        | 0   | -                   | 0   | -        | 0   | -    |    |
|           |                  |                                    | Master Loopback <sup>5</sup>       | 3   | -        | 3   | -                   | 11  | -        | 11  | -                   | 26  | -        | 26  | -    |    |
|           |                  |                                    | Master Loopback(slow) <sup>6</sup> | 3   | -        | 3   | -                   | 12  | -        | 12  | -                   | 20  | -        | 20  | -    |    |
| 8         | t <sub>a</sub>   | Slave access time                  | Slave                              | -   | 50       | -   | 50                  | -   | 100      | -   | 100                 | -   | 180      | -   | 180  | ns |
| 9         | t <sub>dis</sub> | Slave MISO (SOUT) disable time     | Slave                              | -   | 50       | -   | 50                  | -   | 100      | -   | 100                 | -   | 180      | -   | 180  | ns |
| 10        | t <sub>v</sub>   | Data valid (after SPSCK edge)      | Slave                              | -   | 30       | -   | 39                  | -   | 92       | -   | 96                  | -   | 190      | -   | 190  | ns |
|           |                  |                                    | Master                             | -   | 12       | -   | 16                  | -   | 47       | -   | 48                  | -   | 113      | -   | 113  |    |
|           |                  |                                    | Master Loopback <sup>5</sup>       | -   | 12       | -   | 16                  | -   | 47       | -   | 48                  | -   | 112      | -   | 112  |    |
|           |                  |                                    | Master Loopback(slow) <sup>6</sup> | -   | 8        | -   | 10                  | -   | 44       | -   | 44                  | -   | 99       | -   | 99   |    |
| 11        | t <sub>HO</sub>  | Data hold time(outputs)            | Slave                              | 4   | -        | 4   | -                   | 4   | -        | 4   | -                   | 4   | -        | 4   | -    | ns |
|           |                  |                                    | Master                             | -15 | -        | -22 | -                   | -22 | -        | -29 | -                   | -30 | -        | -30 | -    |    |
|           |                  |                                    | Master Loopback <sup>5</sup>       | -10 | -        | -14 | -                   | -14 | -        | -19 | -                   | -19 | -        | -19 | -    |    |

Table continues on the next page...

Table 75. LPSPI electrical specifications<sup>1</sup>...continued

| Pin | Symbol             | Description           | Conditions                         | Run Mode <sup>2</sup> |     |          |     | VLPR Mode (S32M242) |     |          |     | VLPR Mode (S32M244) |     |          |     | Unit |  |
|-----|--------------------|-----------------------|------------------------------------|-----------------------|-----|----------|-----|---------------------|-----|----------|-----|---------------------|-----|----------|-----|------|--|
|     |                    |                       |                                    | 5.0 V IO              |     | 3.3 V IO |     | 5.0 V IO            |     | 3.3 V IO |     | 5.0 V IO            |     | 3.3 V IO |     |      |  |
|     |                    |                       |                                    | Min                   | Max | Min      | Max | Min                 | Max | Min      | Max | Min                 | Max | Min      | Max |      |  |
| 12  | t <sub>RI/FI</sub> | Rise/Fall time input  | Master Loopback(slow) <sup>6</sup> | -15                   | -   | -22      | -   | -21                 | -   | -27      | -   | -30                 | -   | -30      | -   | ns   |  |
|     |                    |                       | Slave                              | -                     | 1   | -        | 1   | -                   | 1   | -        | 1   | -                   | 1   | -        | 1   |      |  |
|     |                    |                       | Master                             | -                     |     | -        |     | -                   |     | -        |     | -                   |     | -        |     |      |  |
|     |                    |                       | Master Loopback <sup>5</sup>       | -                     |     | -        |     | -                   |     | -        |     | -                   |     | -        |     |      |  |
| 13  | t <sub>RO/FO</sub> | Rise/Fall time output | Master Loopback(slow) <sup>6</sup> | -                     | 25  | -        | 25  | -                   | 25  | -        | 25  | -                   | 25  | -        | 25  |      |  |
|     |                    |                       | Slave                              | -                     |     | -        |     | -                   |     | -        |     | -                   |     | -        |     |      |  |
|     |                    |                       | Master                             | -                     |     | -        |     | -                   |     | -        |     | -                   |     | -        |     |      |  |
|     |                    |                       | Master Loopback <sup>5</sup>       | -                     |     | -        |     | -                   |     | -        |     | -                   |     | -        |     |      |  |

1. Trace length should not exceed 11 inches for SCK pad when used in Master loopback mode.
2. While transitioning from HSRUN mode to RUN mode, LPSPI output clock should not be more than 14 MHz.
3.  $f_{\text{periph}} = \text{LPSPI peripheral clock}$
4.  $t_{\text{periph}} = 1/f_{\text{periph}}$
5. Master Loopback mode - In this mode LPSPI\_SCK clock is delayed for sampling the input data which is enabled by setting LPSPI\_CFG[1:0] bit as 1. Clock pads used are PTD15 and PTE0. Applicable only for LPSPI0.
6. Master Loopback (slow) - In this mode LPSPI\_SCK clock is delayed for sampling the input data which is enabled by setting LPSPI\_CFG[1:0] bit as 1. Clock pad used is PTB2. Applicable only for LPSPI0.
7. Set the PCSSCK configuration bit as 0, for a minimum of 1 delay cycle of LPSPI baud rate clock, where PCSSCK ranges from 0 to 255.
8. Set the SCKPCS configuration bit as 0, for a minimum of 1 delay cycle of LPSPI baud rate clock, where SCKPCS ranges from 0 to 255.
9. While selecting odd dividers, ensure Duty Cycle is meeting this parameter.



Figure 30. LPSPI master mode timing (CPHA = 0)



Figure 31. LPSPI master mode timing (CPHA = 1)



Figure 32. LPSPI slave mode timing (CPHA = 0)



Figure 33. LPSPI slave mode timing (CPHA = 1)

### 10.3.5.3 LPI2C electrical specifications

See [General AC specifications](#) for LPI2C specifications.

For supported baud rate see section 'Chip-specific LPI2C information' of the *Reference Manual*.

#### 10.3.5.4 FlexCAN electrical specifications

For supported baud rate, see section 'Protocol timing' of the *Reference Manual*.

#### 10.3.5.5 Clockout frequency

Maximum supported clock out frequency for this device is 20 MHz

#### 10.3.6 Debug modules

##### 10.3.6.1 SWD electrical specofications

Table 76. SWD electrical specifications

| Symbol | Description                                     | Run Mode |          |          |          | VLPR Mode (S32M242) |          |          |          | VLPR Mode (S32M244) |          |          |          | Unit |
|--------|-------------------------------------------------|----------|----------|----------|----------|---------------------|----------|----------|----------|---------------------|----------|----------|----------|------|
|        |                                                 | Min.     | 5.0 V IO | Max.     | Min.     | 3.3 V IO            | Max.     | Min.     | 5.0 V IO | Max.                | Min.     | 3.3 V IO | Max.     |      |
| S1     | SWD_CLK frequency of operation                  | -        | 25       | -        | 25       | -                   | 10       | -        | 10       | -                   | 1        | -        | 1        | MHz  |
| S2     | SWD_CLK cycle period                            | 1/S1     | -        | 1/S1     | -        | 1/S1                | -        | 1/S1     | -        | 1/S1                | -        | 1/S1     | -        | ns   |
| S3     | SWD_CLK clock pulse width                       | S2/2 - 5 | S2/2 + 5 | S2/2 - 5 | S2/2 + 5 | S2/2 - 5            | S2/2 + 5 | S2/2 - 5 | S2/2 + 5 | S2/2 - 5            | S2/2 + 5 | S2/2 - 5 | S2/2 + 5 | ns   |
| S4     | SWD_CLK rise and fall times                     | -        | 1        | -        | 1        | -                   | 1        | -        | 1        | -                   | 1        | -        | 1        | ns   |
| S9     | SWD_DIO input data setup time to SWD_CLK rise   | 4        | -        | 4        | -        | 16                  | -        | 16       | -        | 30                  | -        | 30       | -        | ns   |
| S10    | SWD_DIO input data hold time after SWD_CLK rise | 3        | -        | 3        | -        | 10                  | -        | 10       | -        | 19                  | -        | 19       | -        | ns   |
| S11    | SWD_CLK high to SWD_DIO data valid              | -        | 28       | -        | 38       | -                   | 70       | -        | 77       | -                   | 180      | -        | 180      | ns   |
| S12    | SWD_CLK high to SWD_DIO high-Z                  | -        | 28       | -        | 38       | -                   | 70       | -        | 77       | -                   | 180      | -        | 180      | ns   |
| S13    | SWD_CLK high to SWD_DIO data invalid            | 0        | -        | 0        | -        | 0                   | -        | 0        | -        | 0                   | -        | 0        | -        | ns   |



Figure 34. Serial wire clock input timing



Figure 35. Serial wire data timing

#### 10.3.6.2 JTAG electrical specifications

Table 77. JTAG electrical specifications

| Symbol | Description                                        | Run Mode  |      |           |      | VLPR Mode (S32M242) |      |           |      | VLPR Mode (S32M244) |      |           |      | Unit |  |
|--------|----------------------------------------------------|-----------|------|-----------|------|---------------------|------|-----------|------|---------------------|------|-----------|------|------|--|
|        |                                                    | 5.0 V IO  |      | 3.3 V IO  |      | 5.0 V IO            |      | 3.3 V IO  |      | 5.0 V IO            |      | 5.0 V IO  |      |      |  |
|        |                                                    | Min.      | Max. | Min.      | Max. | Min.                | Max. | Min.      | Max. | Min.                | Max. | Min.      | Max. |      |  |
| J1     | TCLK frequency of operation                        |           |      |           |      |                     |      |           |      |                     |      |           |      | MHz  |  |
|        | Boundary Scan                                      | -         | 20   | -         | 20   | -                   | 10   | -         | 10   | -                   | 1    | -         | 1    |      |  |
|        | JTAG                                               | -         | 20   | -         | 20   | -                   | 10   | -         | 10   | -                   | 1    | -         | 1    |      |  |
| J2     | TCLK cycle period                                  | 1/J1      | -    | 1/J1      | -    | 1/J1                | -    | 1/J1      | -    | 1/J1                | -    | 1/J1      | -    | ns   |  |
| J3     | TCLK clock pulse width                             |           |      |           |      |                     |      |           |      |                     |      |           |      | ns   |  |
|        | Boundary Scan                                      | J2/Z2 + 5 |      | J2/Z2 - 5 |      | J2/Z2 + 5           |      | J2/Z2 - 5 |      | J2/Z2 + 5           |      | J2/Z2 - 5 |      |      |  |
|        | JTAG                                               | J2/Z2 + 5 |      | J2/Z2 - 5 |      | J2/Z2 + 5           |      | J2/Z2 - 5 |      | J2/Z2 + 5           |      | J2/Z2 - 5 |      |      |  |
| J4     | TCLK rise and fall times                           | -         | 1    | -         | 1    | -                   | 1    | -         | 1    | -                   | 1    | -         | 1    | ns   |  |
| J5     | Boundary scan input data setup time to TCLK rise   | 5         | -    | 5         | -    | 15                  | -    | 15        | -    | 23                  | -    | 23        | -    | ns   |  |
| J6     | Boundary scan input data hold time after TCLK rise | 5         | -    | 5         | -    | 8                   | -    | 8         | -    | 20                  | -    | 20        | -    | ns   |  |
| J7     | TCLK low to boundary scan output data valid        | -         | 28   | -         | 32   | -                   | 80   | -         | 80   | -                   | 184  | -         | 184  | ns   |  |
| J8     | TCLK low to boundary scan output data invalid      | 0         | -    | 0         | -    | 0                   | -    | 0         | -    | 0                   | -    | 0         | -    |      |  |
| J9     | TCLK low to boundary scan output high-Z            | -         | 28   | -         | 32   | -                   | 80   | -         | 80   | -                   | 184  | -         | 184  | ns   |  |
| J10    | TMS, TDI input data setup time to TCLK rise        | 3         | -    | 3         | -    | 15                  | -    | 15        | -    | 23                  | -    | 23        | -    | ns   |  |
| J11    | TMS, TDI input data hold time after TCLK rise      | 2         | -    | 2         | -    | 8                   | -    | 8         | -    | 20                  | -    | 20        | -    | ns   |  |
| J12    | TCLK low to TDO data valid                         | -         | 28   | -         | 32   | -                   | 80   | -         | 80   | -                   | 184  | -         | 184  | ns   |  |
| J13    | TCLK low to TDO data invalid                       | 0         | -    | 0         | -    | 0                   | -    | 0         | -    | 0                   | -    | 0         | -    | ns   |  |
| J14    | TCLK low to TDO high-Z                             | -         | 28   | -         | 32   | -                   | 80   | -         | 80   | -                   | 184  | -         | 184  | ns   |  |



Figure 36. Test clock input timing



Figure 37. Boundary scan (JTAG) timing



Figure 38. Test Access Port timing

## 10.4 Thermal attributes

### 10.4.1 General notes for specifications at maximum junction temperature

An estimation of the chip junction temperature,  $T_J$ , can be obtained from this equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

- $T_A$  = ambient temperature for the package ( $^{\circ}\text{C}$ )
- $R_{\theta JA}$  = junction to ambient thermal resistance ( $^{\circ}\text{C}/\text{W}$ )
- $P_D$  = power dissipation in the package (W)

The junction to ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on a board with internal plane (2s2p) is usually appropriate if the board has low power dissipation and the components are well separated.

To determine the junction temperature of the device in the application when heat sinks are not used, the Thermal Characterization Parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using this equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

- $T_T$  = thermocouple temperature on top of the package ( $^{\circ}\text{C}$ )
- $\Psi_{JT}$  = thermal characterization parameter ( $^{\circ}\text{C}/\text{W}$ )
- $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the

package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

## 11 Thermal Characteristics

Table 78. Thermal characteristics

| Rating                                                                        | Board Type <sup>1</sup> | Symbol          | S32M242<br>S32M241 | S32M244<br>S32M243 | S32M276<br>S32M274 | Unit |
|-------------------------------------------------------------------------------|-------------------------|-----------------|--------------------|--------------------|--------------------|------|
| Junction to Ambient Thermal Resistance <sup>2, 3</sup>                        | JESD51-7,<br>2s2p       | $R_{\theta JA}$ | 29                 | 29.2               | 26.5               | °C/W |
| Junction-to-Top of Package Thermal Characterization Parameter <sup>2, 3</sup> | JESD51-7,<br>2s2p       | $\Psi_{JT}$     | 8.1                | 8.3                | 6.5                | °C/W |

1. Thermal test board meets JEDEC specification for this package (JESD51-7).
2. Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment.
3. For more effective thermal management, consult the Power Dissipation Tool. Contact your NXP sales representative for further information.

## 12 Package

The S32M is offered in the following package types.

Table 79. Packaging

| Package type | Document number |
|--------------|-----------------|
| 64LQFP_EP    | 98ASA10763D     |

### NOTE

To find a package drawing, go to <http://www.nxp.com> and perform a keyword search for the drawing's document number or see below figures.



Figure 39. Package outline 1 of 3



© NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED.  
ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN  
ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY.  
PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED  
"CONTROLLED COPY" IN RED.

**MECHANICAL OUTLINE**  
**DO NOT SCALE THIS DRAWING**



TITLE: LQFP, 10 X 10 X 1.4 PKG,  
0.5 PITCH, 64LD,  
6.1 x 6.1 EXPOSED PAD

DOCUMENT NO: 98ASA10763D REV: E

STANDARD: JEDEC MS-026 BCD

SOT1510-2 SHEET: 2

Figure 40. Package outline 2 of 3



© NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED.  
ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN  
ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY.  
PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED  
"CONTROLLED COPY" IN RED.

**MECHANICAL OUTLINE**  
**DO NOT SCALE THIS DRAWING**



DETAIL K

SECTION A-A  
64 PLACES  
ROTATED 90° CLOCKWISE

DETAIL L

TITLE: LQFP, 10 X 10 X 1.4 PKG,  
0.5 PITCH, 64LD,  
6.1 x 6.1 EXPOSED PAD

DOCUMENT NO: 98ASA10763D REV: E

STANDARD: JEDEC MS-026 BCD

SOT1510-2 SHEET: 3

Figure 41. Package outline 3 of 3



PCB DESIGN GUIDELINES – SOI DFR MASK OPENING PATTERN

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

|                                                                              |                            |          |
|------------------------------------------------------------------------------|----------------------------|----------|
| TITLE: LQFP, 10 X 10 X 1.4 PKG,<br>0.5 PITCH, 64LD,<br>6.1 x 6.1 EXPOSED PAD | DOCUMENT NO: 98ASA10763D   | REV: E   |
|                                                                              | STANDARD: JEDEC MS-026 BCD |          |
|                                                                              | SOT1510-2                  | SHEET: 4 |

Figure 42. PCB design guidelines - solder mask opening pattern



© NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED.  
ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN  
ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY.  
PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED  
"CONTROLLED COPY" IN RED.

## MECHANICAL OUTLINE DO NOT SCALE THIS DRAWING



### PCB DESIGN GUIDELINES – I/O PADS AND SOLDERABLE AREA

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

|                                                                              |                            |          |
|------------------------------------------------------------------------------|----------------------------|----------|
| TITLE: LQFP, 10 X 10 X 1.4 PKG,<br>0.5 PITCH, 64LD,<br>6.1 x 6.1 EXPOSED PAD | DOCUMENT NO: 98ASA10763D   | REV: E   |
|                                                                              | STANDARD: JEDEC MS-026 BCD |          |
|                                                                              | SOT1510-2                  | SHEET: 5 |

Figure 43. PCB design guidelines - I/O pads and solderable area





© NXP SEMICONDUCTORS NV. ALL RIGHTS RESERVED.  
ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN  
ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY.  
PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED  
"CONTROLLED COPY" IN RED.

## MECHANICAL OUTLINE DO NOT SCALE THIS DRAWING

### NOTES:

1. DIMENSIONS ARE IN MILLIMETERS.
2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994.
3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.
4. DIMENSIONS TO BE DETERMINED AT SEATING PLANE C.
5. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 MM.
6. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.
7. EXACT SHAPE OF EACH CORNER IS OPTIONAL.
8. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 MM AND 0.25 MM FROM THE LEAD TIP.
9. HATCHED AREA REPRESENTS POSSIBLE MOLD FLASH ON EXPOSED PAD.
10. KEEP OUT ZONE REPRESENTS AREA ON PCB THAT MUST NOT HAVE ANY EXPOSED METAL (EG. TRACE/VIA) FOR PCB ROUTING DUE TO THE POSSIBILITY OF SHORTING TO TIE BAR/EXPOSED PAD.

|                                                                              |                            |          |
|------------------------------------------------------------------------------|----------------------------|----------|
| TITLE: LQFP, 10 X 10 X 1.4 PKG,<br>0.5 PITCH, 64LD,<br>6.1 x 6.1 EXPOSED PAD | DOCUMENT NO: 98ASA10763D   | REV: E   |
|                                                                              | STANDARD: JEDEC MS-026 BCD |          |
|                                                                              | SOT1510-2                  | SHEET: 7 |

Figure 45. Package drawing notes

## 13 Revision history

The following table lists the changes in this document.

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Rev 8, Feb 2025</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <ul style="list-style-type: none"><li>• In section "ESD and Latch-up Protection Characteristics" extended footnote "Pins stressed to reference group containing all ground and supply pins, emulating the application circuit.".</li><li>• In section "GDU electrical specifications" updated values of ADIVlow3p3* and corresponding footnotes.</li><li>• In section "Temperature Sensor" moved a footnote to top of table "The temperature sensor measures the....".</li><li>• In section "LPSPI" included inclusive terms to replace Master/Slave with Controller/Peripheral.</li><li>• In section "Thermal Characteristics" added footnote "For more effective thermal management, consult the....".</li></ul> |
| <b>Rev 7, Dec 2024</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <ul style="list-style-type: none"><li>• Updated ordering information to remove 8 MB.</li><li>• Added/updated IDD power consumption for S32M242/1 devices.</li><li>• In section "FXOSC" added typ transconductance value as 14.04 mA/V.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <b>Rev 6, Aug 2024</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <ul style="list-style-type: none"><li>• Updated datasheet classification as "Technical data" for S32M276 devices.</li><li>• In S32M27x block diagram, removed LPSPI2 and changed AMPP and AMPM to AMPP0 and AMPM0 respectively.</li><li>• In section "GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)" deleted a redundant sentence "Hysteresis spec does not apply to fast pad".</li><li>• In section "PMC Electrical Specifications" updated condition of "V_VDD_3Vmode" to delete a redundant setting and updated VDDC condition.</li></ul>                                                                                                                                                               |
| <b>Rev 5, Jul 2024</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <ul style="list-style-type: none"><li>• Updated datasheet classification as "Technical data" for S32M244 devices.</li><li>• In section "IDD current consumption and modes" added VSUP=12V to DEEP_SLEEP modes.</li><li>• In section "PMC Electrical Specifications" updated conditions of "IVDD_LD_FP", "V_VDD_5Vmode", "V_VDD_3Vmode" and VDDC. Also removed the condition from VREF_FRO_FREQ</li><li>• Updated thermal characteristics for S32M244/43.</li></ul>                                                                                                                                                                                                                                                 |
| <b>Rev 4, Jul 2024</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <ul style="list-style-type: none"><li>• In section "ESD and Latch-up Protection Characteristics" changed VCDM from +/-500 to +/-250 and applied to all pins and updated footnote "This parameter is tested in conformity with AEC-Q100-011D, classification C1" and removed VCDM spec for corner pins.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                   |

*Table continues on the next page...*

## Rev 4, Jul 2024

- Updated IDD current consumption and block diagram.
- In section "PMC Electrical Specifications" updated condition for V\_VDD\_5Vmode and V\_VDD\_3Vmode to change setting for sel5V\_3V3b.
- In section "High Voltage Input" updated VM\_LBI1D from 6.5 to 6.7 volts.
- In section "CANPHY Electrical Specifications",
  - updated td(TXDL-RXDL) and td(TXDH-RXDH) from 190 to 210 ns.
  - updated td(TXD-busdom) and td(TXD-busrec) from 80 to 90 ns.
- In section "LINPHY Electrical Specifications":
  - updated condition for IBUS\_PAS\_rec
  - Added IBUS\_PAS\_rec\_ext.
- In section "DPGA Electrical Specifications"
  - Deleted footnote from VIN.
  - added "+" sign to max value of llscs\_os\_drift to maintain consistency.
  - updated condition of tdelay\_cmp.
- In section "GDU Electrical Specifications"
  - updated footnotes for ADIVlow\* and ADIVhigh\*.
  - footnote added to IDR\_VSTEP\_\* as "These values does not apply to the pre-production..."
- In section "Temperature Monitor Electrical Specifications", TTSENS\_acc\_offset is updated from +/- 2 to +/- 2.5 C.
- In section "GPIO DC electrical specifications, 5 and 3.3 V"
  - updated ILKG\* values
  - updated trace length and related figure
  - Added footnotes
- In section "GPIO Output AC Specification, 5 and 3.3V" updated rise fall times and added footnotes.
- In section "FXOSC"
  - updated CLKIN\_VIL\_EXTAL\_BYPASS changed max from vref-0.5 to vref-1
  - updated CLKIN\_VIH\_EXTAL\_BYPASS changed min from vref+0.5 to vref+1
- In section "PLL" updated footnotes and FPLL\_out min updated to 25 MHz.
- In section "LPSPI" removed spec number 12 and updated register name in footnote.

## Rev 3, Oct 2023

- Updated S32M27x block diagram.
- Updated ordering information.
- In section "Absolute maximum ratings", updated footnote "For S32M24x devices, VDD\_AE10, VDD...".
- In section "Thermal operating characteristics" deleted storage temperature range.

*Table continues on the next page...*

## Rev 3, Oct 2023

- In section "PMC Electrical Specifications":
  - Limits and condition updated for V\_VDD\_5Vmode, VDD\_REG\_DYN, and VDDC.
  - Condition updated for V\_VDD\_3Vmode, IVDD\_LD\_FP, and IVDD\_LD\_LP.
- In section "Voltage Monitors in Application Extension PMC" updated VDD\_OV1 max to 5.55V and VDDC\_UV max to 4.9V.
- In section "Application Extension IO DC electrical specifications", updated max IO\_VDDE\_IOCD from 100 to 175 mA
- In section "42 MHz RC Oscillator electrical specifications" updated fosc.
- In section "CANPHY Electrical Specifications" added tbit(bus) and delta-trec parameters.
- Updated "DPGA Electrical Specifications".
- In section "Temperature Monitor Electrical Specifications"
  - added TTSENSE\_\* parameters for different temperature ranges and updated TOT\_1.
  - updated TTSENS\_acc\_offset limit to +/- 2 C and added clarification about different instances of temp monitor "There are two temperature sensors, one instance located in vicinity of...".
- Added section "Supply Diagnosis".
- In section "LPSPI" updated specification and diagrams to represent voltage measurement at 50% and updated symbol for "Data hold time (inputs)" from tHO to tHI.
- In section "DPGA Electrical Specifications" clarified VIN in the footnote.
- In section "GDU", clarified VIN and updated respective footnotes.
- In comparator sections of both S32M24x and S32M27x, changed VIN level to corresponding parameter, VAIN.
- In section LPUART section of S32M24x, referred to LPUART chapter.
- Added package drawings.

## Rev 3 DraftA, May 2023

- In "Block diagram" added introduction to explain the diagram.
- In feature comparison changed "Flash with ECC protection" to "Program flash memory" and "Data flash" to "Flash memory".
- Updated Ordering information to remove TBDs.
- In section "Absolute maximum ratings",
  - changed the description of VHSx and VLSx from 1us to 100ns.
  - updated footnote attached to VHGX and VLGX.
- In section "Application Extension IO DC electrical specifications" changed CJTAG to AMPOUT and updated IO\_VDDE\_IOCD from 100 to 175 mA.
- In section "High Voltage Module (HVM)":
  - updated HVM\_AIM limit from +/-4 to +/-5% for ratio 2, 7, 11, 16 as mentioned in the condition which is also updated (was 40°C <= Tj <= 125°C)

*Table continues on the next page...*

## Rev 3 DraftA, May 2023

- updated HVM\_AIM condition from  $125^{\circ}\text{C} < T_j$  to Ratio 1.
- updated VM\_LBI1H, VM\_LBI2H and VM\_LBI3H from 0.6 to 0.8V
- updated VM\_HBI1H and VM\_HBI2H from 1 to 1.35V.
- updated VM\_HBI2A min from 24 to 23.5 V.
- In section "CANPHY Electrical Specifications", tdom,TXD symbol updated to tCPTXDDT.
- In section "GDU Electrical Specifications", is updated thoroughly.
- In section "Temperature Monitor Electrical Specifications" mentioned it is AE on-die temperature sensor.
- In section "SAR ADC" updated leading sentence and added footnote to TUE with condition "without adjacent pincurrent injection".
- In section "SAR ADC" updated figure "SAR ADC Input Circuit" to update ADC supply from VREFH to VDD\_HV\_A.
- In section "Low Power Comparator (LPCMP)":
  - updated description of tDDAC from "DAC Initializationand switchingsettling time" to "DAC Initialization time"
  - updated footnote attached to TDHSS.
  - changed ACMP0 to LPCMP0.
- In section "Temperature Sensor" mentioned it is MCU on -die temperature sensor.
- In section "Fast External Oscillator (FXOSC)",
  - added Oscillator Analog circuit supply current for ALC disabled and added specifications related to Input clock low/high level in bypass mode.
  - removed a note "To improve the FXOSC jitter & duty...".
- In section "PLL" added sentence "Jitter values specified in this table are applicable for FXOSC reference clock input only" and updated footnote to cyclic jitter specification to mention "Accumulated jitter specification is not valid with SSCG".
- Updated "Thermal attributes" section thoroughly.

## Rev 2.1, Jan 2023

- Updated S32M27x block diagram.

## Rev 2, Jan 2023

- Updated block diagrams and feature comparison.
- Added "ordering information".
- In section "Voltage and current operating requirements", changed Vramp\_fast from 32 to 100V/ms.
- In section "ESD and Latch-up Protection Characteristics", added new footnote and added it to VHBM (CANH and CANL pins). Also attached footnote 3 to VHBM (LIN and HVI0 pins).
- In table "IDD modes" removed VLPR mode column and PDB row and updated FlexTimer to PWM (FTM/eMOS).

*Table continues on the next page...*

## Rev 2, Jan 2023

- In section "PMC Electrical Specifications", for CVLS, CVDD and CVDDC added typical value as 2.2 or 4.7  $\mu$ F and removed LIN specifications.
- Updated section name from "High Voltage Input" to "High Voltage Module (HVM) electrical specifications".
- In section "Application Extension IO DC electrical specifications", updated supply names and added specification "IO\_RESET\_NOT\_FILTERED\_PULSE".
- In section "High Voltage Input", updated symbols HVM\_AIM and deleted HVM\_VTHT33.
- In section "CANPHY Electrical Specifications",
  - deleted I(VSUP)\_CANPHY\_wakeup, "tdom,bus" and VO(diff)\_dom with RL=50 to 60 ohm.
  - Updated min from 1.4 to 1.5 V and max from 3.3 to 3 V for VO(diff)\_dom with condition RL=45 to 70 ohm.
  - Updated min from -50 to -500 mV for VO(diff)\_rec (Normal mode).
  - For "|IO(sc)|", updated condition.
- In "LINPHY Electrical Specifications" deleted  $\Delta$ IVSUP\_LIN\_wup".
- Updated symbols, conditions and footnotes in "GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)" and "GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)" sections.
- In section "Fast External Oscillator (FXOSC)" added EXTAL\_SWING\_PP and VSB specifications.

## Rev 1, Aug 2022

- Initial release.

## Legal information

### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <https://www.nxp.com>.

### Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

**Short data sheet** — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### Disclaimers

**Limited warranty and liability** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale** — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <https://www.nxp.com/profile/terms>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

**Security** — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately.

Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at [PSIRT@nxp.com](mailto:PSIRT@nxp.com)) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**Suitability for use in automotive applications (functional safety)** — This NXP product has been qualified for use in automotive applications. It has been developed in accordance with ISO 26262, and has been ASIL classified accordingly. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

## Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

## Contents

---

|         |                                                                       |    |          |                                                                   |     |
|---------|-----------------------------------------------------------------------|----|----------|-------------------------------------------------------------------|-----|
| 1       | <b>About the document.....</b>                                        | 2  | 9.5.3    | Temperature Sensor.....                                           | 62  |
| 2       | <b>Introduction.....</b>                                              | 2  | 9.5.4    | Supply Diagnosis.....                                             | 62  |
| 3       | <b>Block diagram.....</b>                                             | 2  | 9.6      | Clocking modules.....                                             | 63  |
| 4       | <b>Feature comparison.....</b>                                        | 4  | 9.6.1    | FIRC.....                                                         | 63  |
| 5       | <b>Ordering information.....</b>                                      | 8  | 9.6.2    | SIRC.....                                                         | 63  |
| 6       | <b>General.....</b>                                                   | 9  | 9.6.3    | FXOSC.....                                                        | 63  |
| 6.1     | Absolute maximum ratings.....                                         | 9  | 9.6.4    | PLL.....                                                          | 65  |
| 6.2     | Voltage and current operating requirements....                        | 13 | 9.7      | Communication modules.....                                        | 66  |
| 6.3     | Thermal operating characteristics.....                                | 15 | 9.7.1    | LPSPI.....                                                        | 66  |
| 6.4     | ESD and Latch-up Protection Characteristics..                         | 16 | 9.7.2    | I2C.....                                                          | 71  |
| 7       | <b>IDD current consumption and modes.....</b>                         | 17 | 9.7.3    | FlexCAN characteristics.....                                      | 71  |
| 8       | <b>Application extension electrical specifications..</b>              | 19 | 9.7.4    | LPUART specifications.....                                        | 71  |
| 8.1     | Power management.....                                                 | 19 | 9.8      | Debug modules.....                                                | 71  |
| 8.1.1   | PMC Electrical Specifications.....                                    | 19 | 9.8.1    | JTAG electrical specifications.....                               | 71  |
| 8.1.2   | Voltage Monitors in Application Extension PMC21                       |    | 9.8.2    | SWD electrical specifications.....                                | 73  |
| 8.2     | I/O Parameters.....                                                   | 21 | 10       | <b>S32M24x MCU electrical specifications.....</b>                 | 75  |
| 8.2.1   | Application Extension IO DC electrical<br>specifications.....         | 21 | 10.1     | General.....                                                      | 75  |
| 8.2.2   | High Voltage Input.....                                               | 23 | 10.1.1   | LVR, LVD and POR operating requirements....                       | 75  |
| 8.3     | 42 MHz RC Oscillator electrical specifications.                       | 27 | 10.1.2   | Power mode transition operating behaviors....                     | 76  |
| 8.4     | CANPHY Electrical Specifications.....                                 | 27 | 10.2     | I/O parameters.....                                               | 78  |
| 8.5     | LINPHY Electrical Specifications.....                                 | 30 | 10.2.1   | AC electrical characteristics.....                                | 78  |
| 8.6     | DPGA Electrical Specifications.....                                   | 32 | 10.2.2   | General AC specifications.....                                    | 78  |
| 8.7     | GDU Electrical Specifications.....                                    | 36 | 10.2.3   | DC electrical specifications at 3.3 V Range.....                  | 79  |
| 8.8     | Temperature Monitor Electrical Specifications.                        | 41 | 10.2.4   | DC electrical specifications at 5.0 V Range.....                  | 81  |
| 9       | <b>S32M27x MCU electrical specifications.....</b>                     | 42 | 10.2.5   | AC electrical specifications at 3.3 V range .....                 | 83  |
| 9.1     | Glitch Filter.....                                                    | 42 | 10.2.6   | AC electrical specifications at 5 V range .....                   | 84  |
| 9.2     | Power management.....                                                 | 42 | 10.2.7   | Standard input pin capacitance.....                               | 85  |
| 9.2.1   | Supply Monitoring.....                                                | 42 | 10.2.8   | Device clock specifications.....                                  | 86  |
| 9.3     | I/O parameters.....                                                   | 43 | 10.3     | Peripheral operating requirements and behaviors<br>.....          | 86  |
| 9.3.1   | GPIO DC electrical specifications, 3.3V Range<br>(2.97V - 3.63V)..... | 43 | 10.3.1   | System modules.....                                               | 86  |
| 9.3.2   | GPIO DC electrical specifications, 5.0V (4.5V -<br>5.5V).....         | 46 | 10.3.2   | Clock interface modules.....                                      | 87  |
| 9.3.3   | 3.3V (2.97V - 3.63V) GPIO Output AC<br>Specification.....             | 49 | 10.3.2.1 | External System Oscillator electrical<br>specifications.....      | 87  |
| 9.3.4   | 5.0V (4.5V - 5.5V) GPIO Output AC Specification                       | 51 | 10.3.2.2 | External System Oscillator frequency<br>specifications .....      | 89  |
| 9.4     | Flash memory specification.....                                       | 52 | 10.3.2.3 | System Clock Generation (SCG) specifications                      | 89  |
| 9.4.1   | Flash memory program and erase specifications                         | 52 | 10.3.2.4 | Low Power Oscillator (LPO) electrical<br>specifications .....     | 91  |
| 9.4.2   | Flash memory Array Integrity and Margin Read<br>specifications.....   | 53 | 10.3.2.5 | SPLL electrical specifications .....                              | 91  |
| 9.4.3   | Flash memory module life specifications.....                          | 53 | 10.3.3   | Memory and memory interfaces.....                                 | 91  |
| 9.4.3.1 | Data retention vs program/erase cycles.....                           | 54 | 10.3.3.1 | Flash memory module (FTFC/FTFM) electrical<br>specifications..... | 91  |
| 9.4.4   | Flash memory AC timing specifications.....                            | 54 | 10.3.4   | Analog modules.....                                               | 96  |
| 9.4.5   | Flash memory read timing parameters.....                              | 55 | 10.3.4.1 | ADC electrical specifications.....                                | 96  |
| 9.5     | Analog modules.....                                                   | 56 | 10.3.4.2 | CMP with 8-bit DAC electrical specifications..                    | 101 |
| 9.5.1   | SAR_ADC.....                                                          | 56 | 10.3.5   | Communication modules.....                                        | 107 |
| 9.5.2   | Low Power Comparator (LPCMP).....                                     | 58 | 10.3.5.1 | LPUART electrical specifications.....                             | 107 |
|         |                                                                       |    | 10.3.5.2 | LPSPI electrical specifications.....                              | 107 |
|         |                                                                       |    | 10.3.5.3 | LPI2C electrical specifications.....                              | 113 |

|          |                                        |     |        |                                                                       |            |
|----------|----------------------------------------|-----|--------|-----------------------------------------------------------------------|------------|
| 10.3.5.4 | FlexCAN electrical specifications..... | 114 | 10.4.1 | General notes for specifications at maximum junction temperature..... | 119        |
| 10.3.5.5 | Clockout frequency.....                | 114 |        | <b>Thermal Characteristics.....</b>                                   | <b>120</b> |
| 10.3.6   | Debug modules.....                     | 114 | 11     | <b>Package.....</b>                                                   | <b>120</b> |
| 10.3.6.1 | SWD electrical specofications .....    | 114 | 12     | <b>Revision history.....</b>                                          | <b>128</b> |
| 10.3.6.2 | JTAG electrical specifications.....    | 116 | 13     | <b>Legal information.....</b>                                         | <b>133</b> |
| 10.4     | Thermal attributes.....                | 119 |        |                                                                       |            |



---

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

---

© 2025 NXP B.V.

All rights reserved.

For more information, please visit: <https://www.nxp.com>

Date of release: 27 February 2025  
Document identifier: S32M2xx

# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

|                                  |                                  |                                  |                                  |
|----------------------------------|----------------------------------|----------------------------------|----------------------------------|
| <a href="#">S32M244LCABWKHST</a> | <a href="#">S32M244CCABWKHST</a> | <a href="#">S32M276LHABMKHST</a> | <a href="#">S32M276CHABMKHST</a> |
| <a href="#">S32M244CCABWKHSR</a> | <a href="#">S32M276CHABMKHSR</a> | <a href="#">S32M243CCABWKHST</a> | <a href="#">S32M276LHABMKHSR</a> |
| <a href="#">S32M244LCABWKHSR</a> | <a href="#">S32M243CCABWKHSR</a> | <a href="#">S32M241CCABMKHSR</a> | <a href="#">S32M241LCABMKHSR</a> |
| <a href="#">S32M242LCABMKHSR</a> | <a href="#">S32M242LCABVKHSR</a> | <a href="#">S32M242CCABVKHSR</a> | <a href="#">S32M242CCABMKHSR</a> |
| <a href="#">S32M242LCABMKHST</a> | <a href="#">S32M241LCABMKHST</a> | <a href="#">S32M242CCABVKHST</a> | <a href="#">S32M241CCABMKHST</a> |
| <a href="#">S32M242CCABMKHST</a> | <a href="#">S32M242LCABVKHST</a> | <a href="#">S32M243LCABWKHST</a> | <a href="#">S32M244CCABVKHSR</a> |
| <a href="#">S32M274LHABVKHSR</a> | <a href="#">S32M276CHABVKHSR</a> | <a href="#">S32M244LCABMKHSR</a> | <a href="#">S32M274CHABVKHSR</a> |
| <a href="#">S32M243LCABWKHSR</a> | <a href="#">S32M244CCABMKHST</a> | <a href="#">S32M274CHABVKHST</a> | <a href="#">S32M244LCABMKHST</a> |
| <a href="#">S32M276LHABVKHSR</a> | <a href="#">S32M274LHABMKHST</a> | <a href="#">S32M244CCABVKHST</a> | <a href="#">S32M274LHABVKHST</a> |
| <a href="#">S32M274CHABMKHSR</a> | <a href="#">S32M276LHABVKHST</a> | <a href="#">S32M274CHABMKHST</a> | <a href="#">S32M244LCABVKHST</a> |
| <a href="#">S32M244LCABVKHSR</a> | <a href="#">S32M274LHABMKHSR</a> | <a href="#">S32M276CHABVKHST</a> | <a href="#">S32M244CCABMKHSR</a> |