

## MAX14434–MAX14436

## Four-Channel, Fast, Low-Power, 5kV<sub>RMS</sub> Digital Isolators

### General Description

The MAX14434–MAX14436 are the fastest, lowest power, 4-channel, digital galvanic isolators on the market today using Maxim's proprietary process technology. These devices transfer digital signals between circuits with different power domains while using as little as 0.58mW per channel at 1Mbps with a 1.8V supply. The MAX14434/5/6 have an isolation rating of 5kV<sub>RMS</sub> for 60 seconds.

The MAX14434–MAX14436 family offers all three possible unidirectional channel configurations to accommodate any 4-channel design, including SPI, RS-232, RS-485, and digital I/O applications. Output enable for the A side of the MAX14435R/S/U/V is active-low, making them ideal for isolating a port on a shared SPI bus since the CS signal can directly enable the MISO signal on the isolator. All other devices in the family have the traditional active-high enable.

Devices are available with a maximum data rate of either 25Mbps or 200Mbps and with outputs that are either default-high or default-low. The default is the state the output assumes when the input is either not powered or is open-circuit. See the [Ordering Information](#) for suffixes associated with each option. Independent 1.71V to 5.5V supplies on each side of the isolator also make the devices suitable for use as level translators.

The MAX14434–MAX14436 are available in a 16-pin wide-body SOIC package with 8mm of creepage and clearance. The package material has a minimum comparative tracking index (CTI) of 600V, which gives it a group 1 rating in creepage tables. All devices are rated for operation at ambient temperatures of -40°C to +125°C.

### Benefits and Features

- Robust Galvanic Isolation for Fast Digital Signals
  - 200Mbps Data Rate
  - Withstands 5kV<sub>RMS</sub> for 60s (V<sub>ISO</sub>)
  - Continuously Withstands 848V<sub>RMS</sub> (V<sub>IOWM</sub>)
  - Withstands  $\pm 10\text{kV}$  Surge between GNDA and GNDB with 1.2/50 $\mu\text{s}$  waveform
  - High CMTI (50kV/ $\mu\text{s}$ , Typical)
- Low Power Consumption
  - 1.1mW per Channel at 1Mbps with V<sub>DD</sub> = 3.3V
  - 3.5mW per Channel at 100Mbps with V<sub>DD</sub> = 1.8V
- Options to Support a Broad Range of Applications
  - 2 Data Rates (25Mbps, 200Mbps)
  - 3 Channel Direction Configurations
  - 2 Output Default States (High/Low)

### Applications

- Fieldbus Communications for Industrial Automation
- Isolated RS-485/RS-422, CAN
- General Isolation Application
- Battery Management
- Medical Systems

### Safety Regulatory Approvals

- UL According to UL1577
- cUL According to CSA Bulletin 5A

[Ordering Information](#) appears at end of data sheet.

**Absolute Maximum Ratings**

|                                                          |                                    |
|----------------------------------------------------------|------------------------------------|
| V <sub>DDA</sub> to GNDA.....                            | -0.3V to +6V                       |
| V <sub>DDB</sub> to GNDB.....                            | -0.3V to +6V                       |
| IN <sub>–</sub> , EN <sub>–</sub> on Side A to GNDA..... | -0.3V to +6V                       |
| IN <sub>–</sub> , EN <sub>–</sub> on Side B to GNDB..... | -0.3V to +6V                       |
| OUT <sub>–</sub> on Side A to GNDA.....                  | -0.3V to (V <sub>DDA</sub> + 0.3V) |
| OUT <sub>–</sub> on Side B to GNDB.....                  | -0.3V to (V <sub>DDB</sub> + 0.3V) |
| Short-Circuit Duration                                   |                                    |
| OUT <sub>–</sub> on Side A to GNDA,                      |                                    |
| OUT <sub>–</sub> on Side B to GNDB.....                  | Continuous                         |

|                                                       |                 |
|-------------------------------------------------------|-----------------|
| Continuous Power Dissipation (T <sub>A</sub> = +70°C) |                 |
| Wide SOIC (derate 14.1mW/°C above +70°C).....         | 1126.8mW        |
| Operating Temperature Range.....                      | -40°C to +125°C |
| Maximum Junction Temperature.....                     | +150°C          |
| Storage Temperature Range.....                        | -60°C to +150°C |
| Soldering Temperature (reflow).....                   | +260°C          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Package Information**

| PACKAGE TYPE: 16 WIDE SOIC             |                         |
|----------------------------------------|-------------------------|
| Package Code                           | W16MS+12                |
| Outline Number                         | <a href="#">21-0042</a> |
| Land Pattern Number                    | <a href="#">90-0107</a> |
| THERMAL RESISTANCE, FOUR-LAYER BOARD   |                         |
| Junction to Ambient (θ <sub>JA</sub> ) | 71°C/W                  |
| Junction to Case (θ <sub>JC</sub> )    | 24°C/W                  |

For the latest package outline information and land patterns (footprints), go to [www.maximintegrated.com/packages](#). Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to [www.maximintegrated.com/thermal-tutorial](#).

**DC Electrical Characteristics**

(V<sub>DDA</sub> - V<sub>GNDA</sub> = 1.71V to 5.5V, V<sub>DDB</sub> - V<sub>GNDB</sub> = 1.71V to 5.5V, C<sub>L</sub> = 15pF, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at V<sub>DDA</sub> - V<sub>GNDA</sub> = 3.3V, V<sub>DDB</sub> - V<sub>GNDB</sub> = 3.3V, V<sub>GNDA</sub> = V<sub>GNDB</sub>, T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                                 | SYMBOL                 | CONDITIONS              | MIN  | TYP | MAX  | UNITS |
|-------------------------------------------|------------------------|-------------------------|------|-----|------|-------|
| <b>POWER SUPPLY</b>                       |                        |                         |      |     |      |       |
| Supply Voltage                            | V <sub>DDA</sub>       | Relative to GNDA        | 1.71 | 5.5 |      | V     |
|                                           | V <sub>DDB</sub>       | Relative to GNDB        | 1.71 | 5.5 |      |       |
| Undervoltage-Lockout Threshold            | V <sub>UVLO</sub> _    | V <sub>DD</sub> _rising | 1.5  | 1.6 | 1.66 | V     |
| Undervoltage-Lockout Threshold Hysteresis | V <sub>UVLO_HYST</sub> |                         |      | 45  |      | mV    |

## DC Electrical Characteristics (continued)

( $V_{DDA} - V_{GNDA} = 1.71V$  to  $5.5V$ ,  $V_{DDB} - V_{GNDB} = 1.71V$  to  $5.5V$ ,  $C_L = 15pF$ ,  $T_A = -40^\circ C$  to  $+125^\circ C$ , unless otherwise noted. Typical values are at  $V_{DDA} - V_{GNDA} = 3.3V$ ,  $V_{DDB} - V_{GNDB} = 3.3V$ ,  $V_{GNDA} = V_{GNDB}$ ,  $T_A = +25^\circ C$ , unless otherwise noted.) (Note 1)

| PARAMETER                              | SYMBOL           | CONDITIONS                       | MIN              | TYP  | MAX   | UNITS |
|----------------------------------------|------------------|----------------------------------|------------------|------|-------|-------|
| Supply Current (MAX14434_)<br>(Note 2) | I <sub>DDA</sub> | 500kHz square wave, $C_L = 0pF$  | $V_{DDA} = 5V$   | 0.52 | 0.96  | mA    |
|                                        |                  |                                  | $V_{DDA} = 3.3V$ | 0.51 | 0.93  |       |
|                                        |                  |                                  | $V_{DDA} = 2.5V$ | 0.50 | 0.92  |       |
|                                        |                  |                                  | $V_{DDA} = 1.8V$ | 0.49 | 0.64  |       |
|                                        |                  | 12.5MHz square wave, $C_L = 0pF$ | $V_{DDA} = 5V$   | 1.63 | 2.42  |       |
|                                        |                  |                                  | $V_{DDA} = 3.3V$ | 1.59 | 2.36  |       |
|                                        |                  |                                  | $V_{DDA} = 2.5V$ | 1.58 | 2.33  |       |
|                                        |                  |                                  | $V_{DDA} = 1.8V$ | 1.54 | 2.00  |       |
|                                        |                  | 50MHz square wave, $C_L = 0pF$   | $V_{DDA} = 5V$   | 4.5  | 6.14  |       |
|                                        |                  |                                  | $V_{DDA} = 3.3V$ | 4.39 | 6.00  |       |
|                                        |                  |                                  | $V_{DDA} = 2.5V$ | 4.35 | 5.93  |       |
|                                        |                  |                                  | $V_{DDA} = 1.8V$ | 4.21 | 5.43  |       |
| Supply Current (MAX14434_)<br>(Note 2) | I <sub>DDB</sub> | 500kHz square wave, $C_L = 0pF$  | $V_{DDB} = 5V$   | 0.87 | 1.47  | mA    |
|                                        |                  |                                  | $V_{DDB} = 3.3V$ | 0.82 | 1.41  |       |
|                                        |                  |                                  | $V_{DDB} = 2.5V$ | 0.81 | 1.39  |       |
|                                        |                  |                                  | $V_{DDB} = 1.8V$ | 0.79 | 1.32  |       |
|                                        |                  | 12.5MHz square wave, $C_L = 0pF$ | $V_{DDB} = 5V$   | 2.97 | 3.84  |       |
|                                        |                  |                                  | $V_{DDB} = 3.3V$ | 2.00 | 2.74  |       |
|                                        |                  |                                  | $V_{DDB} = 2.5V$ | 1.69 | 2.36  |       |
|                                        |                  |                                  | $V_{DDB} = 1.8V$ | 1.43 | 2.02  |       |
|                                        |                  | 50MHz square wave, $C_L = 0pF$   | $V_{DDB} = 5V$   | 9.52 | 11.17 |       |
|                                        |                  |                                  | $V_{DDB} = 3.3V$ | 5.68 | 6.88  |       |
|                                        |                  |                                  | $V_{DDB} = 2.5V$ | 4.45 | 5.38  |       |
|                                        |                  |                                  | $V_{DDB} = 1.8V$ | 3.46 | 4.18  |       |
| Supply Current (MAX14435_)<br>(Note 2) | I <sub>DDA</sub> | 500kHz square wave, $C_L = 0pF$  | $V_{DDA} = 5V$   | 0.62 | 1.10  | mA    |
|                                        |                  |                                  | $V_{DDA} = 3.3V$ | 0.60 | 1.06  |       |
|                                        |                  |                                  | $V_{DDA} = 2.5V$ | 0.59 | 1.05  |       |
|                                        |                  |                                  | $V_{DDA} = 1.8V$ | 0.57 | 0.83  |       |
|                                        |                  | 12.5MHz square wave, $C_L = 0pF$ | $V_{DDA} = 5V$   | 1.98 | 2.80  |       |
|                                        |                  |                                  | $V_{DDA} = 3.3V$ | 1.70 | 2.47  |       |
|                                        |                  |                                  | $V_{DDA} = 2.5V$ | 1.61 | 2.35  |       |
|                                        |                  |                                  | $V_{DDA} = 1.8V$ | 1.52 | 2.02  |       |
|                                        |                  | 50MHz square wave, $C_L = 0pF$   | $V_{DDA} = 5V$   | 5.77 | 7.43  |       |
|                                        |                  |                                  | $V_{DDA} = 3.3V$ | 4.73 | 6.25  |       |
|                                        |                  |                                  | $V_{DDA} = 2.5V$ | 4.38 | 5.81  |       |
|                                        |                  |                                  | $V_{DDA} = 1.8V$ | 4.03 | 5.15  |       |

## DC Electrical Characteristics (continued)

( $V_{DDA} - V_{GNDA} = 1.71V$  to  $5.5V$ ,  $V_{DDB} - V_{GNDB} = 1.71V$  to  $5.5V$ ,  $C_L = 15pF$ ,  $T_A = -40^\circ C$  to  $+125^\circ C$ , unless otherwise noted. Typical values are at  $V_{DDA} - V_{GNDA} = 3.3V$ ,  $V_{DDB} - V_{GNDB} = 3.3V$ ,  $V_{GNDA} = V_{GNDB}$ ,  $T_A = +25^\circ C$ , unless otherwise noted.) (Note 1)

| PARAMETER                              | SYMBOL           | CONDITIONS                       | MIN              | TYP  | MAX  | UNITS |
|----------------------------------------|------------------|----------------------------------|------------------|------|------|-------|
| Supply Current (MAX14435_)<br>(Note 2) | I <sub>DDB</sub> | 500kHz square wave, $C_L = 0pF$  | $V_{DDB} = 5V$   | 0.78 | 1.35 | mA    |
|                                        |                  |                                  | $V_{DDB} = 3.3V$ | 0.75 | 1.30 |       |
|                                        |                  |                                  | $V_{DDB} = 2.5V$ | 0.74 | 1.28 |       |
|                                        |                  |                                  | $V_{DDB} = 1.8V$ | 0.72 | 1.16 |       |
|                                        |                  | 12.5MHz square wave, $C_L = 0pF$ | $V_{DDB} = 5V$   | 2.64 | 3.49 |       |
|                                        |                  |                                  | $V_{DDB} = 3.3V$ | 1.90 | 2.65 |       |
|                                        |                  |                                  | $V_{DDB} = 2.5V$ | 1.66 | 2.36 |       |
|                                        |                  |                                  | $V_{DDB} = 1.8V$ | 1.46 | 2.03 |       |
|                                        |                  | 50MHz square wave, $C_L = 0pF$   | $V_{DDB} = 5V$   | 8.26 | 9.91 |       |
|                                        |                  |                                  | $V_{DDB} = 3.3V$ | 5.36 | 6.66 |       |
|                                        |                  |                                  | $V_{DDB} = 2.5V$ | 4.42 | 5.52 |       |
|                                        |                  |                                  | $V_{DDB} = 1.8V$ | 3.66 | 4.51 |       |
| Supply Current (MAX14436_)<br>(Note 2) | I <sub>DDA</sub> | 500kHz square wave, $C_L = 0pF$  | $V_{DDA} = 5V$   | 0.70 | 1.22 | mA    |
|                                        |                  |                                  | $V_{DDA} = 3.3V$ | 0.67 | 1.17 |       |
|                                        |                  |                                  | $V_{DDA} = 2.5V$ | 0.66 | 1.16 |       |
|                                        |                  |                                  | $V_{DDA} = 1.8V$ | 0.64 | 0.99 |       |
|                                        |                  | 12.5MHz square wave, $C_L = 0pF$ | $V_{DDA} = 5V$   | 2.31 | 3.15 |       |
|                                        |                  |                                  | $V_{DDA} = 3.3V$ | 1.81 | 2.56 |       |
|                                        |                  |                                  | $V_{DDA} = 2.5V$ | 1.64 | 2.35 |       |
|                                        |                  |                                  | $V_{DDA} = 1.8V$ | 1.50 | 2.02 |       |
|                                        |                  | 50MHz square wave, $C_L = 0pF$   | $V_{DDA} = 5V$   | 7.04 | 8.70 |       |
|                                        |                  |                                  | $V_{DDA} = 3.3V$ | 5.06 | 6.46 |       |
|                                        |                  |                                  | $V_{DDA} = 2.5V$ | 4.40 | 5.67 |       |
|                                        |                  |                                  | $V_{DDA} = 1.8V$ | 3.85 | 4.83 |       |
|                                        | I <sub>DDB</sub> | 500kHz square wave, $C_L = 0pF$  | $V_{DDB} = 5V$   | 0.70 | 1.24 | mA    |
|                                        |                  |                                  | $V_{DDB} = 3.3V$ | 0.67 | 1.19 |       |
|                                        |                  |                                  | $V_{DDB} = 2.5V$ | 0.66 | 1.17 |       |
|                                        |                  |                                  | $V_{DDB} = 1.8V$ | 0.65 | 1.00 |       |
|                                        |                  | 12.5MHz square wave, $C_L = 0pF$ | $V_{DDB} = 5V$   | 2.31 | 3.15 |       |
|                                        |                  |                                  | $V_{DDB} = 3.3V$ | 1.80 | 2.57 |       |
|                                        |                  |                                  | $V_{DDB} = 2.5V$ | 1.64 | 2.36 |       |
|                                        |                  |                                  | $V_{DDB} = 1.8V$ | 1.49 | 2.03 |       |
|                                        |                  | 50MHz square wave, $C_L = 0pF$   | $V_{DDB} = 5V$   | 7.01 | 8.66 |       |
|                                        |                  |                                  | $V_{DDB} = 3.3V$ | 5.04 | 6.46 |       |
|                                        |                  |                                  | $V_{DDB} = 2.5V$ | 4.40 | 5.67 |       |
|                                        |                  |                                  | $V_{DDB} = 1.8V$ | 3.84 | 4.83 |       |

## DC Electrical Characteristics (continued)

( $V_{DDA} - V_{GNDA} = 1.71V$  to  $5.5V$ ,  $V_{DDB} - V_{GNDB} = 1.71V$  to  $5.5V$ ,  $C_L = 15pF$ ,  $T_A = -40^\circ C$  to  $+125^\circ C$ , unless otherwise noted. Typical values are at  $V_{DDA} - V_{GNDA} = 3.3V$ ,  $V_{DDB} - V_{GNDB} = 3.3V$ ,  $V_{GNDA} = V_{GNDB}$ ,  $T_A = +25^\circ C$ , unless otherwise noted.) (Note 1)

| PARAMETER                       | SYMBOL       | CONDITIONS                                                           | MIN                           | TYP                 | MAX                | UNITS |         |
|---------------------------------|--------------|----------------------------------------------------------------------|-------------------------------|---------------------|--------------------|-------|---------|
| <b>LOGIC INPUTS AND OUTPUTS</b> |              |                                                                      |                               |                     |                    |       |         |
| Input High Voltage              | $V_{IH}$     | EN <sub>–</sub> , IN <sub>–</sub> ,<br>relative to GND <sub>–</sub>  | $2.25V \leq V_{DD} \leq 5.5V$ | $0.7 \times V_{DD}$ | 0.75 x<br>$V_{DD}$ | V     |         |
|                                 |              | EN <sub>–</sub> , IN <sub>–</sub> ,<br>relative to GND <sub>–</sub>  | $1.71V \leq V_{DD} < 2.25V$   | 0.75 x<br>$V_{DD}$  |                    |       |         |
| Input Low Voltage               | $V_{IL}$     | EN <sub>–</sub> , IN <sub>–</sub> ,<br>relative to GND <sub>–</sub>  | $2.25V \leq V_{DD} \leq 5.5V$ |                     | 0.8                | V     |         |
|                                 |              | EN <sub>–</sub> , IN <sub>–</sub> ,<br>relative to GND <sub>–</sub>  | $1.71V \leq V_{DD} < 2.25V$   |                     | 0.7                |       |         |
| Input Hysteresis                | $V_{HYS}$    | EN <sub>–</sub> , IN <sub>–</sub> ,<br>relative to GND <sub>–</sub>  | MAX1443_B/E/R/U               |                     | 410                | mV    |         |
|                                 |              | EN <sub>–</sub> , IN <sub>–</sub> ,<br>relative to GND <sub>–</sub>  | MAX1443_C/F/S/V               |                     | 80                 |       |         |
| Input Pullup Current (Note 3)   | $I_{PU}$     | IN <sub>–</sub> , MAX1443_B/C/R/S                                    |                               | -10                 | -5                 | -1.5  | $\mu A$ |
| Input Pulldown Current (Note 3) | $I_{PD}$     | IN <sub>–</sub> , MAX1443_E/F/U/V                                    |                               | 1.5                 | 5                  | 10    | $\mu A$ |
| EN Pullup Current (Note 3)      | $I_{PU\_EN}$ | EN <sub>–</sub>                                                      |                               | -10                 | -5                 | -1.5  | $\mu A$ |
| Input Capacitance               | $C_{IN}$     | IN <sub>–</sub> , $f_{SW} = 1MHz$                                    |                               | 2                   |                    |       | $pF$    |
| Output Voltage High (Note 3)    | $V_{OH}$     | $V_{OUT\_}$ relative to GND <sub>–</sub><br>$I_{OUT\_} = 4mA$ source |                               | $V_{DD} - 0.4$      |                    |       | V       |
| Output Voltage Low (Note 3)     | $V_{OL}$     | $V_{OUT\_}$ relative to GND <sub>–</sub><br>$I_{OUT\_} = 4mA$ sink   |                               |                     | 0.4                |       | V       |

## Dynamic Characteristics MAX1443\_C/F/S/V

( $V_{DDA} - V_{GNDA} = 1.71V$  to  $5.5V$ ,  $V_{DDB} - V_{GNDB} = 1.71V$  to  $5.5V$ ,  $C_L = 15pF$ ,  $T_A = -40^\circ C$  to  $+125^\circ C$ , unless otherwise noted. Typical values are at  $V_{DDA} - V_{GNDA} = 3.3V$ ,  $V_{DDB} - V_{GNDB} = 3.3V$ ,  $V_{GNDA} = V_{GNDB}$ ,  $T_A = +25^\circ C$ , unless otherwise noted.) (Note 3)

| PARAMETER                                                  | SYMBOL             | CONDITIONS                                         | MIN                            | TYP | MAX  | UNITS |
|------------------------------------------------------------|--------------------|----------------------------------------------------|--------------------------------|-----|------|-------|
| Common-Mode Transient Immunity                             | CMTI               | $IN_ = GND_$ or $V_{DD} = (Note 4)$                |                                | 50  |      | kV/μs |
| Maximum Data Rate                                          | DR <sub>MAX</sub>  | $2.25V \leq V_{DD} \leq 5.5V$                      | 200                            |     |      | Mbps  |
|                                                            |                    | $1.71V \leq V_{DD} \leq 1.89V$                     | 150                            |     |      |       |
| Minimum Pulse Width                                        | PW <sub>MIN</sub>  | IN <sub>_</sub> to OUT <sub>_</sub>                | $2.25V \leq V_{DD} \leq 5.5V$  |     | 5    | ns    |
|                                                            |                    |                                                    | $1.71V \leq V_{DD} \leq 1.89V$ |     | 6.67 |       |
| Propagation Delay (Figure 1)                               | t <sub>PLH</sub>   | IN <sub>_</sub> to OUT <sub>_</sub> , $C_L = 15pF$ | $4.5V \leq V_{DD} \leq 5.5V$   | 4.1 | 5.4  | 9.2   |
|                                                            |                    |                                                    | $3.0V \leq V_{DD} \leq 3.6V$   | 4.2 | 5.9  | 10.2  |
|                                                            |                    |                                                    | $2.25V \leq V_{DD} \leq 2.75V$ | 4.9 | 7.1  | 13.4  |
|                                                            |                    |                                                    | $1.71V \leq V_{DD} \leq 1.89V$ | 7.1 | 10.9 | 20.3  |
|                                                            | t <sub>PHL</sub>   | IN <sub>_</sub> to OUT <sub>_</sub> , $C_L = 15pF$ | $4.5V \leq V_{DD} \leq 5.5V$   | 4.3 | 5.6  | 9.4   |
|                                                            |                    |                                                    | $3.0V \leq V_{DD} \leq 3.6V$   | 4.4 | 6.2  | 10.5  |
|                                                            |                    |                                                    | $2.25V \leq V_{DD} \leq 2.75V$ | 5.1 | 7.3  | 14.1  |
|                                                            |                    |                                                    | $1.71V \leq V_{DD} \leq 1.89V$ | 7.2 | 10.9 | 21.7  |
| Pulse Width Distortion                                     | PWD                | t <sub>PLH</sub> - t <sub>PHL</sub>                |                                | 0.3 | 2    | ns    |
| Propagation Delay Skew Part-to-Part (Same Channel)         | t <sub>SPLH</sub>  | 4.5V $\leq V_{DD} \leq 5.5V$                       |                                |     | 3.7  | ns    |
|                                                            |                    |                                                    |                                |     | 4.3  |       |
|                                                            |                    |                                                    |                                |     | 6    |       |
|                                                            |                    |                                                    |                                |     | 10.3 |       |
|                                                            | t <sub>SPHL</sub>  | 4.5V $\leq V_{DD} \leq 5.5V$                       |                                |     | 3.8  | ns    |
|                                                            |                    |                                                    |                                |     | 4.7  |       |
|                                                            |                    |                                                    |                                |     | 6.5  |       |
|                                                            |                    |                                                    |                                |     | 11.5 |       |
| Propagation Delay Skew Channel-to-Channel (Same Direction) | t <sub>SCSLH</sub> | $1.71V \leq V_{DD} \leq 5.5V$                      |                                |     | 1.5  | ns    |
|                                                            | t <sub>SCSHL</sub> | $1.71V \leq V_{DD} \leq 5.5V$                      |                                |     | 1.5  |       |

## Dynamic Characteristics MAX1443\_C/F/S/V (continued)

( $V_{DDA} - V_{GNDA} = 1.71V$  to  $5.5V$ ,  $V_{DDB} - V_{GNDB} = 1.71V$  to  $5.5V$ ,  $C_L = 15pF$ ,  $T_A = -40^\circ C$  to  $+125^\circ C$ , unless otherwise noted. Typical values are at  $V_{DDA} - V_{GNDA} = 3.3V$ ,  $V_{DDB} - V_{GNDB} = 3.3V$ ,  $V_{GNDA} = V_{GNDB}$ ,  $T_A = +25^\circ C$ , unless otherwise noted.) (Note 3)

| PARAMETER                                                            | SYMBOL                 | CONDITIONS                                                                            | MIN                              | TYP  | MAX | UNITS |
|----------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------|----------------------------------|------|-----|-------|
| Propagation Delay Skew<br>Channel-to-Channel<br>(Opposite Direction) | t <sub>SCOLH</sub>     | 4.5V ≤ V <sub>DD_</sub> ≤ 5.5V                                                        |                                  | 2.9  |     | ns    |
|                                                                      |                        | 3.0V ≤ V <sub>DD_</sub> ≤ 3.6V                                                        |                                  | 3.4  |     |       |
|                                                                      |                        | 2.25V ≤ V <sub>DD_</sub> ≤ 2.75V                                                      |                                  | 4.9  |     |       |
|                                                                      |                        | 1.71V ≤ V <sub>DD_</sub> ≤ 1.89V                                                      |                                  | 10.2 |     |       |
|                                                                      | t <sub>SCOHL</sub>     | 4.5V ≤ V <sub>DD_</sub> ≤ 5.5V                                                        |                                  | 3.2  |     |       |
|                                                                      |                        | 3.0V ≤ V <sub>DD_</sub> ≤ 3.6V                                                        |                                  | 3.8  |     |       |
|                                                                      |                        | 2.25V ≤ V <sub>DD_</sub> ≤ 2.75V                                                      |                                  | 5.3  |     |       |
|                                                                      |                        | 1.71V ≤ V <sub>DD_</sub> ≤ 1.89V                                                      |                                  | 10.9 |     |       |
| Peak Eye Diagram Jitter                                              | T <sub>JIT(PK)</sub>   | 200Mbps                                                                               |                                  | 90   |     | ps    |
| Clock Jitter RMS                                                     | T <sub>JCLK(RMS)</sub> | 500kHz Clock Input, Rising/Falling Edges                                              |                                  | 6.5  |     | ps    |
| Rise Time                                                            | t <sub>R</sub>         | 4.5V ≤ V <sub>DD_</sub> ≤ 5.5V                                                        |                                  | 1.6  |     | ns    |
|                                                                      |                        | 3.0V ≤ V <sub>DD_</sub> ≤ 3.6V                                                        |                                  | 2.2  |     |       |
|                                                                      |                        | 2.25V ≤ V <sub>DD_</sub> ≤ 2.75V                                                      |                                  | 3    |     |       |
|                                                                      |                        | 1.71V ≤ V <sub>DD_</sub> ≤ 1.89V                                                      |                                  | 4.5  |     |       |
| Fall Time                                                            | t <sub>F</sub>         | 4.5V ≤ V <sub>DD_</sub> ≤ 5.5V                                                        |                                  | 1.4  |     | ns    |
|                                                                      |                        | 3.0V ≤ V <sub>DD_</sub> ≤ 3.6V                                                        |                                  | 2    |     |       |
|                                                                      |                        | 2.25V ≤ V <sub>DD_</sub> ≤ 2.75V                                                      |                                  | 2.8  |     |       |
|                                                                      |                        | 1.71V ≤ V <sub>DD_</sub> ≤ 1.89V                                                      |                                  | 5.1  |     |       |
| Enable to Data Valid                                                 | t <sub>EN</sub>        | ENA to<br>OUT <sub>_</sub> ,<br>ENB to<br>OUT <sub>_</sub> ,<br>C <sub>L</sub> = 15pF | 4.5V ≤ V <sub>DD_</sub> ≤ 5.5V   | 3.5  |     | ns    |
|                                                                      |                        |                                                                                       | 3.0V ≤ V <sub>DD_</sub> ≤ 3.6V   | 5.8  |     |       |
|                                                                      |                        |                                                                                       | 2.25V ≤ V <sub>DD_</sub> ≤ 2.75V | 9.3  |     |       |
|                                                                      |                        |                                                                                       | 1.71V ≤ V <sub>DD_</sub> ≤ 1.89V | 17.4 |     |       |
| Enable to Tristate                                                   | t <sub>TRI</sub>       | ENA to<br>OUT <sub>_</sub> ,<br>ENB to<br>OUT <sub>_</sub> ,<br>C <sub>L</sub> = 15pF | 4.5V ≤ V <sub>DD_</sub> ≤ 5.5V   | 6.4  |     | ns    |
|                                                                      |                        |                                                                                       | 3.0V ≤ V <sub>DD_</sub> ≤ 3.6V   | 9.2  |     |       |
|                                                                      |                        |                                                                                       | 2.25V ≤ V <sub>DD_</sub> ≤ 2.75V | 12.8 |     |       |
|                                                                      |                        |                                                                                       | 1.71V ≤ V <sub>DD_</sub> ≤ 1.89V | 19.4 |     |       |

## Dynamic Characteristics MAX1443\_B/E/R/U

( $V_{DDA} - V_{GNDA} = 1.71V$  to  $5.5V$ ,  $V_{DDB} - V_{GNDB} = 1.71V$  to  $5.5V$ ,  $C_L = 15pF$ ,  $T_A = -40^\circ C$  to  $+125^\circ C$ , unless otherwise noted. Typical values are at  $V_{DDA} - V_{GNDA} = 3.3V$ ,  $V_{DDB} - V_{GNDB} = 3.3V$ ,  $V_{GNDA} = V_{GNDB}$ ,  $T_A = +25^\circ C$ , unless otherwise noted.) (Note 3)

| PARAMETER                                                      | SYMBOL             | CONDITIONS                                            |                                | MIN  | TYP  | MAX         | UNITS |  |
|----------------------------------------------------------------|--------------------|-------------------------------------------------------|--------------------------------|------|------|-------------|-------|--|
| Common-Mode Transient Immunity                                 | CMTI               | $IN_ = GND_$ or $V_{DD} = GND$ (Note 4)               |                                | 50   |      | kV/ $\mu$ s |       |  |
| Maximum Data Rate                                              | DR <sub>MAX</sub>  |                                                       |                                | 25   |      | Mbps        |       |  |
| Minimum Pulse Width                                            | PW <sub>MIN</sub>  | IN <sub>1</sub> to OUT <sub>1</sub>                   |                                | 40   |      | ns          |       |  |
| Glitch Rejection                                               |                    | IN <sub>1</sub> to OUT <sub>1</sub>                   |                                | 10   | 17   | 29          | ns    |  |
| Propagation Delay (Figure 1)                                   | t <sub>PLH</sub>   | IN <sub>1</sub> to OUT <sub>1</sub> ,<br>$C_L = 15pF$ | 4.5V $\leq V_{DD} \leq 5.5V$   | 17.4 | 23.9 | 32.5        | ns    |  |
|                                                                |                    |                                                       | 3.0V $\leq V_{DD} \leq 3.6V$   | 17.6 | 24.4 | 33.7        |       |  |
|                                                                |                    |                                                       | 2.25V $\leq V_{DD} \leq 2.75V$ | 18.3 | 25.8 | 36.7        |       |  |
|                                                                |                    |                                                       | 1.71V $\leq V_{DD} \leq 1.89V$ | 20.7 | 29.6 | 43.5        |       |  |
|                                                                | t <sub>PHL</sub>   | IN <sub>1</sub> to OUT <sub>2</sub> ,<br>$C_L = 15pF$ | 4.5V $\leq V_{DD} \leq 5.5V$   | 16.9 | 23.4 | 33.6        |       |  |
|                                                                |                    |                                                       | 3.0V $\leq V_{DD} \leq 3.6V$   | 17.2 | 24.2 | 35.1        |       |  |
|                                                                |                    |                                                       | 2.25V $\leq V_{DD} \leq 2.75V$ | 17.8 | 25.4 | 38.2        |       |  |
|                                                                |                    |                                                       | 1.71V $\leq V_{DD} \leq 1.89V$ | 19.8 | 29.3 | 45.8        |       |  |
| Pulse Width Distortion                                         | PWD                | t <sub>PLH</sub> - t <sub>PHL</sub>                   |                                | 0.4  |      | 4           |       |  |
| Propagation Delay Skew Part-to-Part (Same Channel)             | t <sub>SPLH</sub>  | 4.5V $\leq V_{DD} \leq 5.5V$                          | 15.1                           |      | ns   |             |       |  |
|                                                                |                    |                                                       | 3.0V $\leq V_{DD} \leq 3.6V$   |      |      |             |       |  |
|                                                                |                    |                                                       | 2.25V $\leq V_{DD} \leq 2.75V$ |      |      |             |       |  |
|                                                                |                    |                                                       | 1.71V $\leq V_{DD} \leq 1.89V$ |      |      |             |       |  |
|                                                                | t <sub>SPHL</sub>  | 4.5V $\leq V_{DD} \leq 5.5V$                          | 13.9                           |      |      |             |       |  |
|                                                                |                    |                                                       | 3.0V $\leq V_{DD} \leq 3.6V$   |      |      |             |       |  |
|                                                                |                    |                                                       | 2.25V $\leq V_{DD} \leq 2.75V$ |      |      |             |       |  |
|                                                                |                    |                                                       | 1.71V $\leq V_{DD} \leq 1.89V$ |      |      |             |       |  |
| Propagation Delay Skew Channel-to-Channel (Same Direction)     | t <sub>SCSLH</sub> | 1.71V $\leq V_{DD} \leq 5.5V$                         |                                | 2    |      | ns          |       |  |
|                                                                | t <sub>SCSHL</sub> | 1.71V $\leq V_{DD} \leq 5.5V$                         |                                | 2    |      |             |       |  |
| Propagation Delay Skew Channel-to-Channel (Opposite Direction) | t <sub>SCOLH</sub> | 4.5V $\leq V_{DD} \leq 5.5V$                          | 13.9                           |      | ns   |             |       |  |
|                                                                |                    |                                                       | 3.0V $\leq V_{DD} \leq 3.6V$   |      |      |             |       |  |
|                                                                |                    |                                                       | 2.25V $\leq V_{DD} \leq 2.75V$ |      |      |             |       |  |
|                                                                |                    |                                                       | 1.71V $\leq V_{DD} \leq 1.89V$ |      |      |             |       |  |
|                                                                | t <sub>SCOHL</sub> | 4.5V $\leq V_{DD} \leq 5.5V$                          | 13                             |      |      |             |       |  |
|                                                                |                    |                                                       | 3.0V $\leq V_{DD} \leq 3.6V$   |      |      |             |       |  |
|                                                                |                    |                                                       | 2.25V $\leq V_{DD} \leq 2.75V$ |      |      |             |       |  |
|                                                                |                    |                                                       | 1.71V $\leq V_{DD} \leq 1.89V$ |      |      |             |       |  |

**Dynamic Characteristics MAX1443\_B/E/R/U (continued)**

( $V_{DDA} - V_{GNDA} = 1.71V$  to  $5.5V$ ,  $V_{DDB} - V_{GNDB} = 1.71V$  to  $5.5V$ ,  $C_L = 15pF$ ,  $T_A = -40^\circ C$  to  $+125^\circ C$ , unless otherwise noted. Typical values are at  $V_{DDA} - V_{GNDA} = 3.3V$ ,  $V_{DDB} - V_{GNDB} = 3.3V$ ,  $V_{GNDA} = V_{GNDB}$ ,  $T_A = +25^\circ C$ , unless otherwise noted.) (Note 3)

| PARAMETER               | SYMBOL        | CONDITIONS                                                       |                                | MIN | TYP  | MAX | UNITS |
|-------------------------|---------------|------------------------------------------------------------------|--------------------------------|-----|------|-----|-------|
| Peak Eye Diagram Jitter | $T_{JIT(PK)}$ | 25Mbps                                                           |                                |     | 250  |     | ps    |
| Rise Time (Figure 1)    | $t_R$         | 4.5V $\leq V_{DD} \leq$ 5.5V                                     |                                |     | 1.6  |     | ns    |
|                         |               | 3.0V $\leq V_{DD} \leq$ 3.6V                                     |                                |     | 2.2  |     |       |
|                         |               | 2.25V $\leq V_{DD} \leq$ 2.75V                                   |                                |     | 3    |     |       |
|                         |               | 1.71V $\leq V_{DD} \leq$ 1.89V                                   |                                |     | 4.5  |     |       |
| Fall Time (Figure 1)    | $t_F$         | 4.5V $\leq V_{DD} \leq$ 5.5V                                     |                                |     | 1.4  |     | ns    |
|                         |               | 3.0V $\leq V_{DD} \leq$ 3.6V                                     |                                |     | 2    |     |       |
|                         |               | 2.25V $\leq V_{DD} \leq$ 2.75V                                   |                                |     | 2.8  |     |       |
|                         |               | 1.71V $\leq V_{DD} \leq$ 1.89V                                   |                                |     | 5.1  |     |       |
| Enable to Data Valid    | $t_{EN}$      | ENA to OUT <sub>—</sub> , ENB to OUT <sub>—</sub> , $C_L = 15pF$ | 4.5V $\leq V_{DD} \leq$ 5.5V   |     | 3.5  |     | ns    |
|                         |               |                                                                  | 3.0V $\leq V_{DD} \leq$ 3.6V   |     | 5.8  |     |       |
|                         |               |                                                                  | 2.25V $\leq V_{DD} \leq$ 2.75V |     | 9.3  |     |       |
|                         |               |                                                                  | 1.71V $\leq V_{DD} \leq$ 1.89V |     | 17.4 |     |       |
| Enable to Tristate      | $t_{TRI}$     | ENA to OUT <sub>—</sub> , ENB to OUT <sub>—</sub> , $C_L = 15pF$ | 4.5V $\leq V_{DD} \leq$ 5.5V   |     | 6.4  |     | ns    |
|                         |               |                                                                  | 3.0V $\leq V_{DD} \leq$ 3.6V   |     | 9.2  |     |       |
|                         |               |                                                                  | 2.25V $\leq V_{DD} \leq$ 2.75V |     | 12.8 |     |       |
|                         |               |                                                                  | 1.71V $\leq V_{DD} \leq$ 1.89V |     | 19.4 |     |       |

**Note 1:** All devices are 100% production tested at  $T_A = +25^\circ C$ . Specifications over temperature are guaranteed by design.

**Note 2:** Not production tested. Guaranteed by design and characterization.

**Note 3:** All currents into the device are positive. All currents out of the device are negative. All voltages are referenced to their respective ground (GNDA or GNDB), unless otherwise noted.

**Note 4:** CMTI is the maximum sustainable common-mode voltage slew rate while maintaining the correct output. CMTI applies to both rising and falling common-mode voltage edges. Tested with the transient generator connected between GNDA and GNDB ( $V_{CM} = 1000V$ ).

**ESD Protection**

| PARAMETER | SYMBOL | CONDITIONS                 | MIN | TYP     | MAX | UNITS |
|-----------|--------|----------------------------|-----|---------|-----|-------|
| ESD       |        | Human Body Model, All Pins |     | $\pm 4$ |     | kV    |

**Safety Regulatory Approvals**

|                                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------|
| <b>UL</b>                                                                                                                     |
| The MAX14434–MAX14436 are certified under UL1577. For more details, refer to File E351759.                                    |
| Rated up to 5000V <sub>RMS</sub> isolation voltage for single protection.                                                     |
| <b>cUL (Equivalent to CSA notice 5A)</b>                                                                                      |
| The MAX14434–MAX14436 are certified up to 5000V <sub>RMS</sub> for single protection. For more details, refer to File 351759. |

**Table 1. Insulation Characteristics**

| PARAMETER                                   | SYMBOL     | CONDITIONS                                                                                    | VALUE      | UNITS     |
|---------------------------------------------|------------|-----------------------------------------------------------------------------------------------|------------|-----------|
| Partial Discharge Test Voltage              | $V_{PR}$   | Method B1 = $V_{IORM} \times 1.875$<br>( $t = 1\text{s}$ , partial discharge $< 5\text{pC}$ ) | 2250       | $V_P$     |
| Maximum Repetitive Peak Isolation Voltage   | $V_{IORM}$ | (Note 5)                                                                                      | 1200       | $V_P$     |
| Maximum Working Isolation Voltage           | $V_{IOWM}$ | Continuous RMS voltage<br>(Note 5)                                                            | 848        | $V_{RMS}$ |
| Maximum Transient Isolation Voltage         | $V_{IOTM}$ | $t = 1\text{s}$                                                                               | 8400       | $V_P$     |
| Maximum Withstand Isolation Voltage         | $V_{ISO}$  | $f_{SW} = 60\text{Hz}$ , duration = 60s (Note 6)                                              | 5000       | $V_{RMS}$ |
| Maximum Surge Isolation Voltage             | $V_{IOSM}$ | Basic Insulation, 1.2/50 $\mu\text{s}$ pulse per<br>IEC61000-4-5                              | 10         | kV        |
| Insulation Resistance                       | $R_S$      | $V_{IO} = 500\text{V}$                                                                        | $>10^{12}$ | $\Omega$  |
| Barrier Capacitance Side A to Side B        | $C_{IO}$   | $f_{SW} = 1\text{MHz}$ (Note 7)                                                               | 2          | pF        |
| Minimum Creepage Distance                   | CPG        |                                                                                               | 8          | mm        |
| Minimum Clearance Distance                  | CLR        |                                                                                               | 8          | mm        |
| Internal Clearance                          |            | Distance through insulation                                                                   | 0.015      | mm        |
| Comparative Tracking Index                  | CTI        | Material Group I (IEC 60112)                                                                  | >600       |           |
| Climate Category                            |            |                                                                                               | 40/125/21  |           |
| Pollution Degree<br>(DIN VDE 0110, Table 1) |            |                                                                                               | 2          |           |

**Note 5:**  $V_{ISO}$ ,  $V_{IOWM}$ , and  $V_{IORM}$  are defined by the IEC 60747-5-5 standard.

**Note 6:** Product is qualified at  $V_{ISO}$  for 60s and 100% production tested at 120% of  $V_{ISO}$  for 1s.

**Note 7:** Capacitance is measured with all pins on field-side and logic-side tied together.



Figure 1. Test Circuit (A) and Timing Diagram (B)

## Typical Operating Characteristics

(V<sub>DDA</sub> - V<sub>GNDA</sub> = +3.3V, V<sub>DDB</sub> - V<sub>GNDB</sub> = +3.3V, V<sub>GNDA</sub> = V<sub>GNDB</sub>, T<sub>A</sub> = +25°C, unless otherwise noted.)

## Typical Operating Characteristics (continued)

(V<sub>DDA</sub> - V<sub>GNDA</sub> = +3.3V, V<sub>DDB</sub> - V<sub>GNDB</sub> = +3.3V, V<sub>GNDA</sub> = V<sub>GNDB</sub>, T<sub>A</sub> = +25°C, unless otherwise noted.)

## Typical Operating Characteristics (continued)

(V<sub>DDA</sub> - V<sub>GNDA</sub> = +3.3V, V<sub>DDB</sub> - V<sub>GNDB</sub> = +3.3V, V<sub>GNDA</sub> = V<sub>GNDB</sub>, T<sub>A</sub> = +25°C, unless otherwise noted.)

## Pin Configurations

TOP VIEW



## Pin Description

| NAME             | PIN      |                 |                 |          | FUNCTION                                                                                              |
|------------------|----------|-----------------|-----------------|----------|-------------------------------------------------------------------------------------------------------|
|                  | MAX14434 | MAX14435B/C/E/F | MAX14435R/S/U/V | MAX14436 |                                                                                                       |
| V <sub>DDA</sub> | 1        | 1               | 1               | 1        | Power Supply. Bypass V <sub>DDA</sub> with a 0.1μF ceramic capacitor as close as possible to the pin. |
| GNDA             | 2, 8     | 2, 8            | 2, 8            | 2, 8     | Ground Reference for Side A                                                                           |
| IN1              | 3        | 3               | 3               | 3        | Logic Input 1 on Side A, corresponds to Logic Output 1 on Side B                                      |
| IN2              | 4        | 4               | 4               | 4        | Logic Input 2 on Side A, corresponds to Logic Output 2 on Side B                                      |
| IN3              | 5        | 5               | 5               | 12       | Logic Input 3 on Side A or B, corresponds to Logic Output 3 on Side B or A                            |
| IN4              | 6        | 11              | 11              | 11       | Logic Input 4 on Side A or B, corresponds to Logic Output 4 on Side B or A                            |
| I.C.             | 7        | —               | —               | —        | Internally Connected. Leave unconnected or connect to GNDA or V <sub>DDA</sub> .                      |
| ENA              | —        | 7               | —               | 7        | Active-High Enable for Side A. ENA has an internal 5μA pullup to V <sub>DDA</sub> .                   |
| EN <sub>A</sub>  | —        | —               | 7               | —        | Active-Low Enable for Side A. EN <sub>A</sub> has an internal 5μA pullup to V <sub>DDA</sub>          |
| OUT1             | 14       | 14              | 14              | 14       | Logic Output 1 on Side B                                                                              |
| OUT2             | 13       | 13              | 13              | 13       | Logic Output 2 on Side B                                                                              |
| OUT3             | 12       | 12              | 12              | 5        | Logic Output 3 on Side A or Side B                                                                    |
| OUT4             | 11       | 6               | 6               | 6        | Logic Output 4 on Side A or Side B                                                                    |
| ENB              | 10       | 10              | 10              | 10       | Active-High Enable for Side B. ENB has an internal 5μA pullup to V <sub>DDB</sub> .                   |
| GNDB             | 9, 15    | 9, 15           | 9, 15           | 9, 15    | Ground Reference for Side B                                                                           |
| V <sub>DDB</sub> | 16       | 16              | 16              | 16       | Power Supply. Bypass V <sub>DDB</sub> with a 0.1μF ceramic capacitor as close as possible to the pin. |

## Functional Diagram



## Detailed Description

The MAX14434–MAX14436 is a family of 4-channel digital isolators. The MAX14434–MAX14436 have an isolation rating of 5kV<sub>RMS</sub>. The MAX14434–MAX14436 family offers all three possible unidirectional channel configurations to accommodate any 4-channel design, including SPI, RS-232, RS-485, and digital I/O applications. For applications requiring bidirectional channels, such as I<sup>2</sup>C, see the MAX14933 and MAX14937.

The MAX14434 features four channels transferring digital signals in one direction for applications such as isolated digital I/O. The MAX14435 has three channels transmitting data in one direction and one channel transmitting in the opposite direction, making it ideal for applications such as isolated SPI and RS-485 communication. The MAX14436 provides further design flexibility with two channels in each direction for isolated RS-232 or other applications.

Devices are available in the 16-pin wide-body SOIC package and are rated for up to 5kV<sub>RMS</sub>. This family of digital isolators offers low-power operation, high electromagnetic interference (EMI) immunity, and stable temperature performance through Maxim's proprietary process technology. The devices isolate different ground domains and block high-voltage/high-current transients from sensitive or human interface circuitry.

Devices are available with a maximum data rate of either 25Mbps (B/E/R/U versions) or 200Mbps (C/F/S/V versions). Each device can be ordered with default-high or default-low outputs. The default is the state the output assumes when the input is not powered or if the input is open circuit. The devices have two supply inputs (V<sub>DDA</sub> and V<sub>DDB</sub>) that independently set the logic levels on either side of the device. V<sub>DDA</sub> and V<sub>DDB</sub> are referenced to GNDA and GNDB, respectively. The MAX14434–MAX14436 family also features a refresh circuit to ensure output accuracy when an input remains in the same state indefinitely.

## Digital Isolation

The MAX14434–MAX14436 family provides galvanic isolation for digital signals that are transmitted between two ground domains. The devices withstand differences of up to 5kV<sub>RMS</sub> for up to 60 seconds, and up to 1200V<sub>PEAK</sub> of continuous isolation.

## Level-Shifting

The wide supply voltage range of both V<sub>DDA</sub> and V<sub>DDB</sub> allows the MAX14434–MAX14436 family to be used for level translation in addition to isolation. V<sub>DDA</sub> and V<sub>DDB</sub> can be independently set to any voltage from 1.71V to 5.5V. The supply voltage sets the logic level on the corresponding side of the isolator.

## Unidirectional Channels

Each channel of the MAX14434–MAX14436 is unidirectional; it only passes data in one direction, as indicated in the functional diagram. Each device features four unidirectional channels that operate independently with guaranteed data rates from DC up to 25Mbps (B/E/R/U versions), or from DC to 200Mbps (C/F/S/V versions). The output driver of each channel is push-pull, eliminating the need for pullup resistors. The outputs are able to drive both TTL and CMOS logic inputs.

## Startup and Undervoltage-Lockout

The V<sub>DDA</sub> and V<sub>DDB</sub> supplies are both internally monitored for undervoltage conditions. Undervoltage events can occur during power-up, power-down, or during normal operation due to a sagging supply voltage. When an undervoltage condition is detected on either supply while the outputs are enabled, all outputs go to their default states regardless of the state of the inputs (Table 2). Figure 2 through Figure 5 show the behavior of the outputs during power-up and power-down.

**Table 2. Output Behavior During Undervoltage Conditions**

| <b>V<sub>IN_</sub></b> | <b>V<sub>DDA</sub></b> | <b>V<sub>DDB</sub></b> | <b>ENA</b> | <b>ENB</b> | <b>V<sub>OUTA</sub></b> | <b>V<sub>OUTB</sub></b> |
|------------------------|------------------------|------------------------|------------|------------|-------------------------|-------------------------|
| 1                      | Powered                | Powered                | 1          | 1          | 1                       | 1                       |
|                        |                        |                        | 0          | 0          | Hi-Z                    | Hi-Z                    |
| 0                      | Powered                | Powered                | 1          | 1          | 0                       | 0                       |
|                        |                        |                        | 0          | 0          | Hi-Z                    | Hi-Z                    |
| X                      | Undervoltage           | Powered                | 1          | 1          | Default                 | Default                 |
|                        |                        |                        | 0          | 0          | Hi-Z                    | Hi-Z                    |
| X                      | Powered                | Undervoltage           | 1          | 1          | Default                 | Default                 |
|                        |                        |                        | 0          | 0          | Hi-Z                    | Hi-Z                    |



Figure 2. Undervoltage Lockout Behavior (MAX1443\_B/C/R/S High)



Figure 3. Undervoltage Lockout Behavior (MAX1443\_E/F/U/V High)



Figure 4. Undervoltage Lockout Behavior (MAX1443\_B/C/R/S Low)



Figure 5. Undervoltage Lockout Behavior (MAX1443\_E/F/U/V Low)

## Applications Information

### Power-Supply Sequencing

The MAX14434–MAX14436 do not require special power supply sequencing. The logic levels are set independently on either side by  $V_{DDA}$  and  $V_{DDB}$ . Each supply can be present over the entire specified range regardless of the level or presence of the other supply.

### Power-Supply Decoupling

To reduce ripple and the chance of introducing data errors, bypass  $V_{DDA}$  and  $V_{DDB}$  with  $0.1\mu\text{F}$  low-ESR ceramic capacitors to  $\text{GNDA}$  and  $\text{GNDB}$ , respectively. Place the bypass capacitors as close to the power supply input pins as possible.

### Layout Considerations

The PCB designer should follow some critical recommendations in order to get the best performance from the design.

- Keep the input/output traces as short as possible. Avoid using vias to make low-inductance paths for the signals.
- Have a solid ground plane underneath the high-speed signal layer.
- Keep the area underneath the MAX14434–MAX14436 free from ground and signal planes. Any galvanic or metallic connection between the field-side and logic-side defeats the isolation.



Figure 6. Supply Current Per Input Channel (Estimated)



Figure 7. Supply Current Per Output Channel (Estimated)

### Calculating Power Dissipation

The required current for a given supply ( $V_{DDA}$  or  $V_{DDB}$ ) can be estimated by summing the current required for each channel. The supply current for a channel depends on whether the channel is an input or an output, the channel's data rate, and the capacitive or resistive load if it is an output. The typical current for an input or output at any data rate can be estimated from the graphs in [Figure 6](#) and [Figure 7](#). Please note the data in [Figure 6](#) and [Figure 7](#) are extrapolated from the supply current measurements in a typical operating condition.

The total current for a single channel is the sum of the "no load" current (shown in [Figure 6](#) and [Figure 7](#)) which is a function of Voltage and Data Rate, and the "load current," which depends on the type of load. Current into a capacitive load is a function of the load capacitance, the switching frequency, and the supply voltage.

$$I_{CL} = C_L \times f_{SW} \times V_{DD}$$

where

$I_{CL}$  is the current required to drive the capacitive load.

$C_L$  is the load capacitance on the isolator's output pin.

$f_{SW}$  is the switching frequency (bits per second / 2).

$V_{DD}$  is the supply voltage on the output side of the isolator.

Current into a resistive load depends on the load resistance, the supply voltage and the average duty cycle of the data waveform. The DC load current can be conservatively estimated by assuming the output is always high.

$$I_{RL} = V_{DD} \div R_L$$

where

$I_{RL}$  is the current required to drive the resistive load.

$V_{DD}$  is the supply voltage on the output side of the isolator.

$R_L$  is the load resistance on the isolator's output pin.

**Example** (shown in [Figure 8](#)): A MAX14435F is operating with  $V_{DDA} = 2.5V$ ,  $V_{DDB} = 3.3V$ , channel 1 operating at 20Mbps with a 10pF capacitive load, channel 2 held high with a 10kΩ resistive load, and channel 4 operating at 100Mbps with a 15pF capacitive load. Channel 3 is not in use and the resistive load is negligible since the isolator is driving a CMOS input. Refer to [Table 3](#) and [Table 4](#) for  $V_{DDA}$  and  $V_{DDB}$  supply current calculation worksheets.

#### $V_{DDA}$ must supply:

- Channel 1 is an input channel operating at 2.5V and 20Mbps, consuming 0.33mA, estimated from [Figure 6](#).
- Channel 2 and 3 are input channels operating at 2.5V with DC signal, consuming 0.13mA, estimated from [Figure 6](#).
- Channel 4 is an output channel operating at 2.5V and 100Mbps, consuming 1.02mA, estimated from [Figure 7](#).
- $I_{CL}$  on channel 4 for 15pF capacitor at 2.5V and 100Mbps is 1.875mA.

$$\text{Total current for side A} = 0.33 + 0.13 \times 2 + 1.02 + 1.875 = 3.485\text{mA, typical}$$

#### $V_{DDB}$ must supply:

- Channel 1 is an output channel operating at 3.3V and 20Mbps, consuming 0.42mA, estimated from [Figure 7](#).
- Channel 2 and 3 are output channels operating at 3.3V with DC signal, consuming 0.18mA, estimated from [Figure 7](#).
- Channel 4 is an input channel operating at 3.3V and 100Mbps, consuming 1.13mA, estimated from [Figure 6](#).
- $I_{CL}$  on channel 1 for 10pF capacitor at 3.3V and 20Mbps is 0.33mA.
- $I_{RL}$  on channel 2 for 10kΩ resistor held at 3.3V is 0.33mA.

$$\text{Total current for side B} = 0.42 + 0.18 \times 2 + 1.13 + 0.33 + 0.33 = 2.57\text{mA, typical}$$

**Table 3. Side A Supply Current Calculation Worksheet**

| SIDE A         |            | $V_{DDA} = 2.5V$    |            |      |                           |                                                                |
|----------------|------------|---------------------|------------|------|---------------------------|----------------------------------------------------------------|
| Channel        | IN/<br>OUT | Data Rate<br>(Mbps) | Load Type  | Load | "No Load" Current<br>(mA) | Load Current<br>(mA)                                           |
| 1              | IN         | 20                  |            |      | 0.33                      |                                                                |
| 2              | IN         | 0                   |            |      | 0.13                      |                                                                |
| 3              | IN         | 0                   |            |      | 0.13                      |                                                                |
| 4              | OUT        | 100                 | Capacitive | 15pF | 1.02                      | $2.5V \times 50\text{MHz} \times 15\text{pF} = 1.875\text{mA}$ |
| Total: 3.485mA |            |                     |            |      |                           |                                                                |

**Table 4. Side B Supply Current Calculation Worksheet**

| SIDE B        |        | $V_{DDB} = 3.3V$ |            |      |                        |                                          |
|---------------|--------|------------------|------------|------|------------------------|------------------------------------------|
| Channel       | IN/OUT | Data Rate (Mbps) | Load Type  | Load | "No Load" Current (mA) | Load Current (mA)                        |
| 1             | OUT    | 20               | Capacitive | 10pF | 0.42                   | $3.3V \times 10MHz \times 10pF = 0.33mA$ |
| 2             | OUT    | 0                | Resistive  | 10kΩ | 0.18                   | $3.3V / 10k\Omega = 0.33mA$              |
| 3             | OUT    | 0                |            |      | 0.18                   |                                          |
| 4             | IN     | 100              |            |      | 1.13                   |                                          |
| Total: 2.57mA |        |                  |            |      |                        |                                          |



Figure 8. Example Circuit for Supply Current Calculation

## Typical Operating Circuit



## Typical Operating Circuit (continued)



## Typical Operating Circuit (continued)



**Ordering Information**

| PART                  | CHANNEL CONFIGURATION | DATA RATE (Mbps) | DEFAULT OUTPUT | ENA Polarity | ISOLATION VOLTAGE (kV <sub>RMS</sub> ) | TEMP RANGE (°C) | PIN-PACKAGE  |
|-----------------------|-----------------------|------------------|----------------|--------------|----------------------------------------|-----------------|--------------|
| <b>MAX14434BAWE+*</b> | 4/0                   | 25               | Default High   | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14434CAWE+*        | 4/0                   | 200              | Default High   | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14434EAWE+         | 4/0                   | 25               | Default Low    | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14434FAWE+         | 4/0                   | 200              | Default Low    | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| <b>MAX14435BAWE+*</b> | 3/1                   | 25               | Default High   | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14435CAWE+*        | 3/1                   | 200              | Default High   | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14435EAWE+*        | 3/1                   | 25               | Default Low    | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14435FAWE+         | 3/1                   | 200              | Default Low    | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14435RAWE+*        | 3/1                   | 25               | Default High   | Active-Low   | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14435SAWE+*        | 3/1                   | 200              | Default High   | Active-Low   | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14435UAWE+*        | 3/1                   | 25               | Default Low    | Active-Low   | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| <b>MAX14435VAWE+*</b> | 3/1                   | 200              | Default Low    | Active-Low   | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| <b>MAX14436BAWE+*</b> | 2/2                   | 25               | Default High   | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14436CAWE+*        | 2/2                   | 200              | Default High   | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14436EAWE+*        | 2/2                   | 25               | Default Low    | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |
| MAX14436FAWE+         | 2/2                   | 200              | Default Low    | Active-High  | 5.0                                    | -40 to +125     | 16 Wide SOIC |

\*Future Product—Contact Maxim for availability.

+Denotes a lead(Pb)-free/RoHS-compliant package.

**Chip Information**

PROCESS: BiCMOS

**Revision History**

| REVISION NUMBER | REVISION DATE | DESCRIPTION                                                                                                           | PAGES CHANGED |
|-----------------|---------------|-----------------------------------------------------------------------------------------------------------------------|---------------|
| 0               | 6/17          | Initial release                                                                                                       | —             |
| 1               | 8/17          | Updated <i>Insulation Characteristics</i> table                                                                       | 10            |
| 2               | 1/18          | Updated <i>Ordering Information</i> table                                                                             | 25            |
| 3               | 1/19          | Removed future product designation from MAX14434FAWE+ in the <i>Ordering Information</i> table                        | 24            |
| 4               | 2/19          | Updated the <i>Safety and Regulatory Approvals</i> section and added the <i>Safety and Regulatory Approvals</i> table | 1, 9          |
| 5               | 12/19         | Removed future product designation from MAX14434EAWE+ in the <i>Ordering Information</i> table                        | 25            |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at <https://www.maximintegrated.com/en/storefront/storefront.html>.

*Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.*

# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Maxim Integrated:](#)

[MAX14434FAWE+](#) [MAX14434FAWE+T](#)